1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2005-2006 Atmel Corporation
10 #include <linux/delay.h>
13 * The u-boot networking stack is a little weird. It seems like the
14 * networking core allocates receive buffers up front without any
15 * regard to the hardware that's supposed to actually receive those
18 * The MACB receives packets into 128-byte receive buffers, so the
19 * buffers allocated by the core isn't very practical to use. We'll
20 * allocate our own, but we need one such buffer in case a packet
21 * wraps around the DMA ring so that we have to copy it.
23 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
24 * configuration header. This way, the core allocates one RX buffer
25 * and one TX buffer, each of which can hold a ethernet packet of
28 * For some reason, the networking core unconditionally specifies a
29 * 32-byte packet "alignment" (which really should be called
30 * "padding"). MACB shouldn't need that, but we'll refrain from any
31 * core modifications here...
41 #include <linux/mii.h>
43 #include <linux/dma-mapping.h>
44 #include <asm/arch/clk.h>
45 #include <linux/errno.h>
49 DECLARE_GLOBAL_DATA_PTR;
52 * These buffer sizes must be power of 2 and divisible
53 * by RX_BUFFER_MULTIPLE
55 #define MACB_RX_BUFFER_SIZE 128
56 #define GEM_RX_BUFFER_SIZE 2048
57 #define RX_BUFFER_MULTIPLE 64
59 #define MACB_RX_RING_SIZE 32
60 #define MACB_TX_RING_SIZE 16
62 #define MACB_TX_TIMEOUT 1000
63 #define MACB_AUTONEG_TIMEOUT 5000000
65 #ifdef CONFIG_MACB_ZYNQ
66 /* INCR4 AHB bursts */
67 #define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
68 /* Use full configured addressable space (8 Kb) */
69 #define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
70 /* Use full configured addressable space (4 Kb) */
71 #define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
72 /* Set RXBUF with use of 128 byte */
73 #define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
74 #define MACB_ZYNQ_GEM_DMACR_INIT \
75 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
76 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
77 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
78 MACB_ZYNQ_GEM_DMACR_RXBUF)
81 struct macb_dma_desc {
86 #define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
87 #define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
88 #define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
89 #define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
91 #define RXBUF_FRMLEN_MASK 0x00000fff
92 #define TXBUF_FRMLEN_MASK 0x000007ff
99 const struct macb_config *config;
101 unsigned int rx_tail;
102 unsigned int tx_head;
103 unsigned int tx_tail;
104 unsigned int next_rx_tail;
109 struct macb_dma_desc *rx_ring;
110 struct macb_dma_desc *tx_ring;
111 size_t rx_buffer_size;
113 unsigned long rx_buffer_dma;
114 unsigned long rx_ring_dma;
115 unsigned long tx_ring_dma;
117 struct macb_dma_desc *dummy_desc;
118 unsigned long dummy_desc_dma;
120 const struct device *dev;
121 #ifndef CONFIG_DM_ETH
122 struct eth_device netdev;
124 unsigned short phy_addr;
127 struct phy_device *phydev;
132 unsigned long pclk_rate;
134 phy_interface_t phy_interface;
139 unsigned int dma_burst_length;
141 int (*clk_init)(struct udevice *dev, ulong rate);
144 #ifndef CONFIG_DM_ETH
145 #define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
148 static int macb_is_gem(struct macb_device *macb)
150 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
153 #ifndef cpu_is_sama5d2
154 #define cpu_is_sama5d2() 0
157 #ifndef cpu_is_sama5d4
158 #define cpu_is_sama5d4() 0
161 static int gem_is_gigabit_capable(struct macb_device *macb)
164 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
165 * configured to support only 10/100.
167 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
170 static void macb_mdio_write(struct macb_device *macb, u8 phy_adr, u8 reg,
173 unsigned long netctl;
174 unsigned long netstat;
177 netctl = macb_readl(macb, NCR);
178 netctl |= MACB_BIT(MPE);
179 macb_writel(macb, NCR, netctl);
181 frame = (MACB_BF(SOF, 1)
183 | MACB_BF(PHYA, phy_adr)
186 | MACB_BF(DATA, value));
187 macb_writel(macb, MAN, frame);
190 netstat = macb_readl(macb, NSR);
191 } while (!(netstat & MACB_BIT(IDLE)));
193 netctl = macb_readl(macb, NCR);
194 netctl &= ~MACB_BIT(MPE);
195 macb_writel(macb, NCR, netctl);
198 static u16 macb_mdio_read(struct macb_device *macb, u8 phy_adr, u8 reg)
200 unsigned long netctl;
201 unsigned long netstat;
204 netctl = macb_readl(macb, NCR);
205 netctl |= MACB_BIT(MPE);
206 macb_writel(macb, NCR, netctl);
208 frame = (MACB_BF(SOF, 1)
210 | MACB_BF(PHYA, phy_adr)
213 macb_writel(macb, MAN, frame);
216 netstat = macb_readl(macb, NSR);
217 } while (!(netstat & MACB_BIT(IDLE)));
219 frame = macb_readl(macb, MAN);
221 netctl = macb_readl(macb, NCR);
222 netctl &= ~MACB_BIT(MPE);
223 macb_writel(macb, NCR, netctl);
225 return MACB_BFEXT(DATA, frame);
228 void __weak arch_get_mdio_control(const char *name)
233 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
235 int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
239 struct udevice *dev = eth_get_dev_by_name(bus->name);
240 struct macb_device *macb = dev_get_priv(dev);
242 struct eth_device *dev = eth_get_dev_by_name(bus->name);
243 struct macb_device *macb = to_macb(dev);
246 arch_get_mdio_control(bus->name);
247 value = macb_mdio_read(macb, phy_adr, reg);
252 int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
256 struct udevice *dev = eth_get_dev_by_name(bus->name);
257 struct macb_device *macb = dev_get_priv(dev);
259 struct eth_device *dev = eth_get_dev_by_name(bus->name);
260 struct macb_device *macb = to_macb(dev);
263 arch_get_mdio_control(bus->name);
264 macb_mdio_write(macb, phy_adr, reg, value);
272 static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
275 invalidate_dcache_range(macb->rx_ring_dma,
276 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
279 invalidate_dcache_range(macb->tx_ring_dma,
280 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
284 static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
287 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
288 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
290 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
291 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
294 static inline void macb_flush_rx_buffer(struct macb_device *macb)
296 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
297 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
301 static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
303 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
304 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
308 #if defined(CONFIG_CMD_NET)
310 static int _macb_send(struct macb_device *macb, const char *name, void *packet,
313 unsigned long paddr, ctrl;
314 unsigned int tx_head = macb->tx_head;
317 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
319 ctrl = length & TXBUF_FRMLEN_MASK;
320 ctrl |= MACB_BIT(TX_LAST);
321 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
322 ctrl |= MACB_BIT(TX_WRAP);
328 macb->tx_ring[tx_head].ctrl = ctrl;
329 macb->tx_ring[tx_head].addr = paddr;
331 macb_flush_ring_desc(macb, TX);
332 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
335 * I guess this is necessary because the networking core may
336 * re-use the transmit buffer as soon as we return...
338 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
340 macb_invalidate_ring_desc(macb, TX);
341 ctrl = macb->tx_ring[tx_head].ctrl;
342 if (ctrl & MACB_BIT(TX_USED))
347 dma_unmap_single(paddr, length, DMA_TO_DEVICE);
349 if (i <= MACB_TX_TIMEOUT) {
350 if (ctrl & MACB_BIT(TX_UNDERRUN))
351 printf("%s: TX underrun\n", name);
352 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
353 printf("%s: TX buffers exhausted in mid frame\n", name);
355 printf("%s: TX timeout\n", name);
358 /* No one cares anyway */
362 static void reclaim_rx_buffers(struct macb_device *macb,
363 unsigned int new_tail)
369 macb_invalidate_ring_desc(macb, RX);
370 while (i > new_tail) {
371 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
373 if (i > MACB_RX_RING_SIZE)
377 while (i < new_tail) {
378 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
383 macb_flush_ring_desc(macb, RX);
384 macb->rx_tail = new_tail;
387 static int _macb_recv(struct macb_device *macb, uchar **packetp)
389 unsigned int next_rx_tail = macb->next_rx_tail;
394 macb->wrapped = false;
396 macb_invalidate_ring_desc(macb, RX);
398 if (!(macb->rx_ring[next_rx_tail].addr & MACB_BIT(RX_USED)))
401 status = macb->rx_ring[next_rx_tail].ctrl;
402 if (status & MACB_BIT(RX_SOF)) {
403 if (next_rx_tail != macb->rx_tail)
404 reclaim_rx_buffers(macb, next_rx_tail);
405 macb->wrapped = false;
408 if (status & MACB_BIT(RX_EOF)) {
409 buffer = macb->rx_buffer +
410 macb->rx_buffer_size * macb->rx_tail;
411 length = status & RXBUF_FRMLEN_MASK;
413 macb_invalidate_rx_buffer(macb);
415 unsigned int headlen, taillen;
417 headlen = macb->rx_buffer_size *
418 (MACB_RX_RING_SIZE - macb->rx_tail);
419 taillen = length - headlen;
420 memcpy((void *)net_rx_packets[0],
422 memcpy((void *)net_rx_packets[0] + headlen,
423 macb->rx_buffer, taillen);
424 *packetp = (void *)net_rx_packets[0];
429 if (++next_rx_tail >= MACB_RX_RING_SIZE)
431 macb->next_rx_tail = next_rx_tail;
434 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
435 macb->wrapped = true;
443 static void macb_phy_reset(struct macb_device *macb, const char *name)
448 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
449 macb_mdio_write(macb, macb->phy_addr, MII_ADVERTISE, adv);
450 printf("%s: Starting autonegotiation...\n", name);
451 macb_mdio_write(macb, macb->phy_addr, MII_BMCR, (BMCR_ANENABLE
454 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
455 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
456 if (status & BMSR_ANEGCOMPLETE)
461 if (status & BMSR_ANEGCOMPLETE)
462 printf("%s: Autonegotiation complete\n", name);
464 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
468 static int macb_phy_find(struct macb_device *macb, const char *name)
473 /* Search for PHY... */
474 for (i = 0; i < 32; i++) {
476 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
477 if (phy_id != 0xffff) {
478 printf("%s: PHY present at %d\n", name, i);
483 /* PHY isn't up to snuff */
484 printf("%s: PHY not found\n", name);
490 * macb_linkspd_cb - Linkspeed change callback function
491 * @dev/@regs: MACB udevice (DM version) or
492 * Base Register of MACB devices (non-DM version)
494 * Returns 0 when operation success and negative errno number
495 * when operation failed.
498 static int macb_sifive_clk_init(struct udevice *dev, ulong rate)
503 addr = dev_read_addr_index(dev, 1);
504 if (addr == FDT_ADDR_T_NONE)
507 gemgxl_regs = (void __iomem *)addr;
512 * SiFive GEMGXL TX clock operation mode:
514 * 0 = GMII mode. Use 125 MHz gemgxlclk from PRCI in TX logic
515 * and output clock on GMII output signal GTX_CLK
516 * 1 = MII mode. Use MII input signal TX_CLK in TX logic
518 writel(rate != 125000000, gemgxl_regs);
522 int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
525 struct macb_device *macb = dev_get_priv(dev);
532 rate = 2500000; /* 2.5 MHz */
535 rate = 25000000; /* 25 MHz */
538 rate = 125000000; /* 125 MHz */
541 /* does not change anything */
545 if (macb->config->clk_init)
546 return macb->config->clk_init(dev, rate);
549 * "tx_clk" is an optional clock source for MACB.
550 * Ignore if it does not exist in DT.
552 ret = clk_get_by_name(dev, "tx_clk", &tx_clk);
557 ret = clk_set_rate(&tx_clk, rate);
566 int __weak macb_linkspd_cb(void *regs, unsigned int speed)
573 static int macb_phy_init(struct udevice *dev, const char *name)
575 static int macb_phy_init(struct macb_device *macb, const char *name)
579 struct macb_device *macb = dev_get_priv(dev);
582 u16 phy_id, status, adv, lpa;
583 int media, speed, duplex;
587 arch_get_mdio_control(name);
588 /* Auto-detect phy_addr */
589 ret = macb_phy_find(macb, name);
593 /* Check if the PHY is up to snuff... */
594 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
595 if (phy_id == 0xffff) {
596 printf("%s: No PHY present\n", name);
602 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
603 macb->phy_interface);
605 /* need to consider other phy interface mode */
606 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
607 PHY_INTERFACE_MODE_RGMII);
610 printf("phy_connect failed\n");
614 phy_config(macb->phydev);
617 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
618 if (!(status & BMSR_LSTATUS)) {
619 /* Try to re-negotiate if we don't have link already. */
620 macb_phy_reset(macb, name);
622 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
623 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
624 if (status & BMSR_LSTATUS) {
626 * Delay a bit after the link is established,
627 * so that the next xfer does not fail
636 if (!(status & BMSR_LSTATUS)) {
637 printf("%s: link down (status: 0x%04x)\n",
642 /* First check for GMAC and that it is GiB capable */
643 if (gem_is_gigabit_capable(macb)) {
644 lpa = macb_mdio_read(macb, macb->phy_addr, MII_STAT1000);
646 if (lpa & (LPA_1000FULL | LPA_1000HALF | LPA_1000XFULL |
648 duplex = ((lpa & (LPA_1000FULL | LPA_1000XFULL)) ?
651 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
653 duplex ? "full" : "half",
656 ncfgr = macb_readl(macb, NCFGR);
657 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
658 ncfgr |= GEM_BIT(GBE);
661 ncfgr |= MACB_BIT(FD);
663 macb_writel(macb, NCFGR, ncfgr);
666 ret = macb_linkspd_cb(dev, _1000BASET);
668 ret = macb_linkspd_cb(macb->regs, _1000BASET);
677 /* fall back for EMAC checking */
678 adv = macb_mdio_read(macb, macb->phy_addr, MII_ADVERTISE);
679 lpa = macb_mdio_read(macb, macb->phy_addr, MII_LPA);
680 media = mii_nway_result(lpa & adv);
681 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
683 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
684 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
686 speed ? "100" : "10",
687 duplex ? "full" : "half",
690 ncfgr = macb_readl(macb, NCFGR);
691 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
693 ncfgr |= MACB_BIT(SPD);
695 ret = macb_linkspd_cb(dev, _100BASET);
697 ret = macb_linkspd_cb(macb->regs, _100BASET);
701 ret = macb_linkspd_cb(dev, _10BASET);
703 ret = macb_linkspd_cb(macb->regs, _10BASET);
711 ncfgr |= MACB_BIT(FD);
712 macb_writel(macb, NCFGR, ncfgr);
717 static int gmac_init_multi_queues(struct macb_device *macb)
719 int i, num_queues = 1;
722 /* bit 0 is never set but queue 0 always exists */
723 queue_mask = gem_readl(macb, DCFG6) & 0xff;
726 for (i = 1; i < MACB_MAX_QUEUES; i++)
727 if (queue_mask & (1 << i))
730 macb->dummy_desc->ctrl = MACB_BIT(TX_USED);
731 macb->dummy_desc->addr = 0;
732 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
733 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
735 for (i = 1; i < num_queues; i++)
736 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
741 static void gmac_configure_dma(struct macb_device *macb)
746 buffer_size = macb->rx_buffer_size / RX_BUFFER_MULTIPLE;
747 dmacfg = gem_readl(macb, DMACFG) & ~GEM_BF(RXBS, -1L);
748 dmacfg |= GEM_BF(RXBS, buffer_size);
750 if (macb->config->dma_burst_length)
751 dmacfg = GEM_BFINS(FBLDO,
752 macb->config->dma_burst_length, dmacfg);
754 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
755 dmacfg &= ~GEM_BIT(ENDIA_PKT);
757 if (macb->is_big_endian)
758 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
760 dmacfg &= ~GEM_BIT(ENDIA_DESC);
762 dmacfg &= ~GEM_BIT(ADDR64);
763 gem_writel(macb, DMACFG, dmacfg);
767 static int _macb_init(struct udevice *dev, const char *name)
769 static int _macb_init(struct macb_device *macb, const char *name)
773 struct macb_device *macb = dev_get_priv(dev);
780 * macb_halt should have been called at some point before now,
781 * so we'll assume the controller is idle.
784 /* initialize DMA descriptors */
785 paddr = macb->rx_buffer_dma;
786 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
787 if (i == (MACB_RX_RING_SIZE - 1))
788 paddr |= MACB_BIT(RX_WRAP);
789 macb->rx_ring[i].addr = paddr;
790 macb->rx_ring[i].ctrl = 0;
791 paddr += macb->rx_buffer_size;
793 macb_flush_ring_desc(macb, RX);
794 macb_flush_rx_buffer(macb);
796 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
797 macb->tx_ring[i].addr = 0;
798 if (i == (MACB_TX_RING_SIZE - 1))
799 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED) |
802 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED);
804 macb_flush_ring_desc(macb, TX);
809 macb->next_rx_tail = 0;
811 #ifdef CONFIG_MACB_ZYNQ
812 gem_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
815 macb_writel(macb, RBQP, macb->rx_ring_dma);
816 macb_writel(macb, TBQP, macb->tx_ring_dma);
818 if (macb_is_gem(macb)) {
819 /* Initialize DMA properties */
820 gmac_configure_dma(macb);
821 /* Check the multi queue and initialize the queue for tx */
822 gmac_init_multi_queues(macb);
825 * When the GMAC IP with GE feature, this bit is used to
826 * select interface between RGMII and GMII.
827 * When the GMAC IP without GE feature, this bit is used
828 * to select interface between RMII and MII.
831 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
832 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
833 gem_writel(macb, USRIO, GEM_BIT(RGMII));
835 gem_writel(macb, USRIO, 0);
837 if (macb->phy_interface == PHY_INTERFACE_MODE_SGMII) {
838 unsigned int ncfgr = macb_readl(macb, NCFGR);
840 ncfgr |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
841 macb_writel(macb, NCFGR, ncfgr);
844 #if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
845 gem_writel(macb, USRIO, GEM_BIT(RGMII));
847 gem_writel(macb, USRIO, 0);
851 /* choose RMII or MII mode. This depends on the board */
853 #ifdef CONFIG_AT91FAMILY
854 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
855 macb_writel(macb, USRIO,
856 MACB_BIT(RMII) | MACB_BIT(CLKEN));
858 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
861 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
862 macb_writel(macb, USRIO, 0);
864 macb_writel(macb, USRIO, MACB_BIT(MII));
868 #ifdef CONFIG_AT91FAMILY
869 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
871 macb_writel(macb, USRIO, 0);
874 #ifdef CONFIG_AT91FAMILY
875 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
877 macb_writel(macb, USRIO, MACB_BIT(MII));
879 #endif /* CONFIG_RMII */
884 ret = macb_phy_init(dev, name);
886 ret = macb_phy_init(macb, name);
891 /* Enable TX and RX */
892 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
897 static void _macb_halt(struct macb_device *macb)
901 /* Halt the controller and wait for any ongoing transmission to end. */
902 ncr = macb_readl(macb, NCR);
903 ncr |= MACB_BIT(THALT);
904 macb_writel(macb, NCR, ncr);
907 tsr = macb_readl(macb, TSR);
908 } while (tsr & MACB_BIT(TGO));
910 /* Disable TX and RX, and clear statistics */
911 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
914 static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
919 /* set hardware address */
920 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
921 enetaddr[2] << 16 | enetaddr[3] << 24;
922 macb_writel(macb, SA1B, hwaddr_bottom);
923 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
924 macb_writel(macb, SA1T, hwaddr_top);
928 static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
931 #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
932 unsigned long macb_hz = macb->pclk_rate;
934 unsigned long macb_hz = get_macb_pclk_rate(id);
937 if (macb_hz < 20000000)
938 config = MACB_BF(CLK, MACB_CLK_DIV8);
939 else if (macb_hz < 40000000)
940 config = MACB_BF(CLK, MACB_CLK_DIV16);
941 else if (macb_hz < 80000000)
942 config = MACB_BF(CLK, MACB_CLK_DIV32);
944 config = MACB_BF(CLK, MACB_CLK_DIV64);
949 static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
953 #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
954 unsigned long macb_hz = macb->pclk_rate;
956 unsigned long macb_hz = get_macb_pclk_rate(id);
959 if (macb_hz < 20000000)
960 config = GEM_BF(CLK, GEM_CLK_DIV8);
961 else if (macb_hz < 40000000)
962 config = GEM_BF(CLK, GEM_CLK_DIV16);
963 else if (macb_hz < 80000000)
964 config = GEM_BF(CLK, GEM_CLK_DIV32);
965 else if (macb_hz < 120000000)
966 config = GEM_BF(CLK, GEM_CLK_DIV48);
967 else if (macb_hz < 160000000)
968 config = GEM_BF(CLK, GEM_CLK_DIV64);
969 else if (macb_hz < 240000000)
970 config = GEM_BF(CLK, GEM_CLK_DIV96);
971 else if (macb_hz < 320000000)
972 config = GEM_BF(CLK, GEM_CLK_DIV128);
974 config = GEM_BF(CLK, GEM_CLK_DIV224);
980 * Get the DMA bus width field of the network configuration register that we
981 * should program. We find the width from decoding the design configuration
982 * register to find the maximum supported data bus width.
984 static u32 macb_dbw(struct macb_device *macb)
986 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
988 return GEM_BF(DBW, GEM_DBW128);
990 return GEM_BF(DBW, GEM_DBW64);
993 return GEM_BF(DBW, GEM_DBW32);
997 static void _macb_eth_initialize(struct macb_device *macb)
999 int id = 0; /* This is not used by functions we call */
1002 if (macb_is_gem(macb))
1003 macb->rx_buffer_size = GEM_RX_BUFFER_SIZE;
1005 macb->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1007 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
1008 macb->rx_buffer = dma_alloc_coherent(macb->rx_buffer_size *
1010 &macb->rx_buffer_dma);
1011 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
1012 &macb->rx_ring_dma);
1013 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
1014 &macb->tx_ring_dma);
1015 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
1016 &macb->dummy_desc_dma);
1019 * Do some basic initialization so that we at least can talk
1022 if (macb_is_gem(macb)) {
1023 ncfgr = gem_mdc_clk_div(id, macb);
1024 ncfgr |= macb_dbw(macb);
1026 ncfgr = macb_mdc_clk_div(id, macb);
1029 macb_writel(macb, NCFGR, ncfgr);
1032 #ifndef CONFIG_DM_ETH
1033 static int macb_send(struct eth_device *netdev, void *packet, int length)
1035 struct macb_device *macb = to_macb(netdev);
1037 return _macb_send(macb, netdev->name, packet, length);
1040 static int macb_recv(struct eth_device *netdev)
1042 struct macb_device *macb = to_macb(netdev);
1046 macb->wrapped = false;
1048 macb->next_rx_tail = macb->rx_tail;
1049 length = _macb_recv(macb, &packet);
1051 net_process_received_packet(packet, length);
1052 reclaim_rx_buffers(macb, macb->next_rx_tail);
1059 static int macb_init(struct eth_device *netdev, struct bd_info *bd)
1061 struct macb_device *macb = to_macb(netdev);
1063 return _macb_init(macb, netdev->name);
1066 static void macb_halt(struct eth_device *netdev)
1068 struct macb_device *macb = to_macb(netdev);
1070 return _macb_halt(macb);
1073 static int macb_write_hwaddr(struct eth_device *netdev)
1075 struct macb_device *macb = to_macb(netdev);
1077 return _macb_write_hwaddr(macb, netdev->enetaddr);
1080 int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
1082 struct macb_device *macb;
1083 struct eth_device *netdev;
1085 macb = malloc(sizeof(struct macb_device));
1087 printf("Error: Failed to allocate memory for MACB%d\n", id);
1090 memset(macb, 0, sizeof(struct macb_device));
1092 netdev = &macb->netdev;
1095 macb->phy_addr = phy_addr;
1097 if (macb_is_gem(macb))
1098 sprintf(netdev->name, "gmac%d", id);
1100 sprintf(netdev->name, "macb%d", id);
1102 netdev->init = macb_init;
1103 netdev->halt = macb_halt;
1104 netdev->send = macb_send;
1105 netdev->recv = macb_recv;
1106 netdev->write_hwaddr = macb_write_hwaddr;
1108 _macb_eth_initialize(macb);
1110 eth_register(netdev);
1112 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1114 struct mii_dev *mdiodev = mdio_alloc();
1117 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1118 mdiodev->read = macb_miiphy_read;
1119 mdiodev->write = macb_miiphy_write;
1121 retval = mdio_register(mdiodev);
1124 macb->bus = miiphy_get_dev_by_name(netdev->name);
1128 #endif /* !CONFIG_DM_ETH */
1130 #ifdef CONFIG_DM_ETH
1132 static int macb_start(struct udevice *dev)
1134 return _macb_init(dev, dev->name);
1137 static int macb_send(struct udevice *dev, void *packet, int length)
1139 struct macb_device *macb = dev_get_priv(dev);
1141 return _macb_send(macb, dev->name, packet, length);
1144 static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1146 struct macb_device *macb = dev_get_priv(dev);
1148 macb->next_rx_tail = macb->rx_tail;
1149 macb->wrapped = false;
1151 return _macb_recv(macb, packetp);
1154 static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1156 struct macb_device *macb = dev_get_priv(dev);
1158 reclaim_rx_buffers(macb, macb->next_rx_tail);
1163 static void macb_stop(struct udevice *dev)
1165 struct macb_device *macb = dev_get_priv(dev);
1170 static int macb_write_hwaddr(struct udevice *dev)
1172 struct eth_pdata *plat = dev_get_platdata(dev);
1173 struct macb_device *macb = dev_get_priv(dev);
1175 return _macb_write_hwaddr(macb, plat->enetaddr);
1178 static const struct eth_ops macb_eth_ops = {
1179 .start = macb_start,
1183 .free_pkt = macb_free_pkt,
1184 .write_hwaddr = macb_write_hwaddr,
1188 static int macb_enable_clk(struct udevice *dev)
1190 struct macb_device *macb = dev_get_priv(dev);
1195 ret = clk_get_by_index(dev, 0, &clk);
1200 * If clock driver didn't support enable or disable then
1201 * we get -ENOSYS from clk_enable(). To handle this, we
1202 * don't fail for ret == -ENOSYS.
1204 ret = clk_enable(&clk);
1205 if (ret && ret != -ENOSYS)
1208 clk_rate = clk_get_rate(&clk);
1212 macb->pclk_rate = clk_rate;
1218 static const struct macb_config default_gem_config = {
1219 .dma_burst_length = 16,
1223 static int macb_eth_probe(struct udevice *dev)
1225 struct eth_pdata *pdata = dev_get_platdata(dev);
1226 struct macb_device *macb = dev_get_priv(dev);
1227 const char *phy_mode;
1230 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1233 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1234 if (macb->phy_interface == -1) {
1235 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1239 macb->regs = (void *)pdata->iobase;
1241 macb->is_big_endian = (cpu_to_be32(0x12345678) == 0x12345678);
1243 macb->config = (struct macb_config *)dev_get_driver_data(dev);
1245 macb->config = &default_gem_config;
1248 ret = macb_enable_clk(dev);
1253 _macb_eth_initialize(macb);
1255 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1256 macb->bus = mdio_alloc();
1259 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1260 macb->bus->read = macb_miiphy_read;
1261 macb->bus->write = macb_miiphy_write;
1263 ret = mdio_register(macb->bus);
1266 macb->bus = miiphy_get_dev_by_name(dev->name);
1272 static int macb_eth_remove(struct udevice *dev)
1274 struct macb_device *macb = dev_get_priv(dev);
1276 #ifdef CONFIG_PHYLIB
1279 mdio_unregister(macb->bus);
1280 mdio_free(macb->bus);
1286 * macb_late_eth_ofdata_to_platdata
1287 * @dev: udevice struct
1288 * Returns 0 when operation success and negative errno number
1289 * when operation failed.
1291 int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1296 static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1298 struct eth_pdata *pdata = dev_get_platdata(dev);
1300 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1304 return macb_late_eth_ofdata_to_platdata(dev);
1307 static const struct macb_config sama5d4_config = {
1308 .dma_burst_length = 4,
1312 static const struct macb_config sifive_config = {
1313 .dma_burst_length = 16,
1314 .clk_init = macb_sifive_clk_init,
1317 static const struct udevice_id macb_eth_ids[] = {
1318 { .compatible = "cdns,macb" },
1319 { .compatible = "cdns,at91sam9260-macb" },
1320 { .compatible = "cdns,sam9x60-macb" },
1321 { .compatible = "atmel,sama5d2-gem" },
1322 { .compatible = "atmel,sama5d3-gem" },
1323 { .compatible = "atmel,sama5d4-gem", .data = (ulong)&sama5d4_config },
1324 { .compatible = "cdns,zynq-gem" },
1325 { .compatible = "sifive,fu540-c000-gem",
1326 .data = (ulong)&sifive_config },
1330 U_BOOT_DRIVER(eth_macb) = {
1333 .of_match = macb_eth_ids,
1334 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1335 .probe = macb_eth_probe,
1336 .remove = macb_eth_remove,
1337 .ops = &macb_eth_ops,
1338 .priv_auto_alloc_size = sizeof(struct macb_device),
1339 .platdata_auto_alloc_size = sizeof(struct eth_pdata),