3 * Copyright (C) 2013 Imagination Technologies
5 * SPDX-License-Identifier: GPL-2.0
11 #include <pci_gt64120.h>
12 #include <pci_msc01.h>
16 #include <asm/addrspace.h>
18 #include <asm/malta.h>
34 static void malta_lcd_puts(const char *str)
37 void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
39 /* print up to 8 characters of the string */
40 for (i = 0; i < min((int)strlen(str), 8); i++) {
41 __raw_writel(str[i], reg);
42 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
45 /* fill the rest of the display with spaces */
47 __raw_writel(' ', reg);
48 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
52 static enum core_card malta_core_card(void)
56 rev = __raw_readl(CKSEG1ADDR(MALTA_REVISION));
57 corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
60 case MALTA_REVISION_CORID_CORE_LV:
63 case MALTA_REVISION_CORID_CORE_FPGA6:
71 static enum sys_con malta_sys_con(void)
73 switch (malta_core_card()) {
75 return SYSCON_GT64120;
81 return SYSCON_UNKNOWN;
85 phys_size_t initdram(int board_type)
87 return CONFIG_SYS_MEM_SIZE;
94 malta_lcd_puts("U-boot");
95 puts("Board: MIPS Malta");
97 core = malta_core_card();
108 puts(" CoreUnknown");
115 int board_eth_init(bd_t *bis)
117 return pci_eth_init(bis);
120 void _machine_restart(void)
122 void __iomem *reset_base;
124 reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
125 __raw_writel(GORESET, reset_base);
128 int board_early_init_f(void)
132 /* choose correct PCI I/O base */
133 switch (malta_sys_con()) {
135 io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
139 io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
146 /* setup FDC37M817 super I/O controller */
147 malta_superio_init(io_base);
152 int misc_init_r(void)
159 struct serial_device *default_serial_console(void)
161 switch (malta_sys_con()) {
163 return &eserial1_device;
167 return &eserial2_device;
171 void pci_init_board(void)
177 switch (malta_sys_con()) {
179 set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
181 gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
182 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
183 0x10000000, 0x10000000, 128 * 1024 * 1024,
184 0x00000000, 0x00000000, 0x20000);
189 set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
191 msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
192 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
193 MALTA_MSC01_PCIMEM_MAP,
194 CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
195 MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
196 0x00000000, MALTA_MSC01_PCIIO_SIZE);
200 bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
201 PCI_DEVICE_ID_INTEL_82371AB_0, 0);
203 panic("Failed to find PIIX4 PCI bridge\n");
205 /* setup PCI interrupt routing */
206 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
207 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
208 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
209 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
211 /* mux SERIRQ onto SERIRQ pin */
212 pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
213 val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
214 pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
216 /* enable SERIRQ - Linux currently depends upon this */
217 pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
218 val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
219 pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);