2 * (C) Copyright 2007-2008
4 * Lead Tech Design <www.leadtechdesign.com>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #include <asm/arch/at91_common.h>
27 #include <asm/arch/at91_pmc.h>
28 #include <asm/arch/gpio.h>
29 #include <asm/arch/io.h>
31 void at91_serial0_hw_init(void)
33 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
35 at91_set_a_periph(AT91_PIO_PORTB, 19, 1); /* TXD0 */
36 at91_set_a_periph(AT91_PIO_PORTB, 18, 0); /* RXD0 */
37 writel(1 << AT91SAM9G45_ID_US0, &pmc->pcer);
40 void at91_serial1_hw_init(void)
42 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
44 at91_set_a_periph(AT91_PIO_PORTB, 4, 1); /* TXD1 */
45 at91_set_a_periph(AT91_PIO_PORTB, 5, 0); /* RXD1 */
46 writel(1 << AT91SAM9G45_ID_US1, &pmc->pcer);
49 void at91_serial2_hw_init(void)
51 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
53 at91_set_a_periph(AT91_PIO_PORTD, 6, 1); /* TXD2 */
54 at91_set_a_periph(AT91_PIO_PORTD, 7, 0); /* RXD2 */
55 writel(1 << AT91SAM9G45_ID_US2, &pmc->pcer);
58 void at91_serial3_hw_init(void)
60 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
62 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* DRXD */
63 at91_set_a_periph(AT91_PIO_PORTB, 13, 1); /* DTXD */
64 writel(1 << AT91_ID_SYS, &pmc->pcer);
67 void at91_serial_hw_init(void)
70 at91_serial0_hw_init();
74 at91_serial1_hw_init();
78 at91_serial2_hw_init();
81 #ifdef CONFIG_USART3 /* DBGU */
82 at91_serial3_hw_init();
86 #ifdef CONFIG_ATMEL_SPI
87 void at91_spi0_hw_init(unsigned long cs_mask)
89 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
91 at91_set_a_periph(AT91_PIO_PORTB, 0, 0); /* SPI0_MISO */
92 at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* SPI0_MOSI */
93 at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* SPI0_SPCK */
96 writel(1 << AT91SAM9G45_ID_SPI0, &pmc->pcer);
98 if (cs_mask & (1 << 0)) {
99 at91_set_a_periph(AT91_PIO_PORTB, 3, 0);
101 if (cs_mask & (1 << 1)) {
102 at91_set_b_periph(AT91_PIO_PORTB, 18, 0);
104 if (cs_mask & (1 << 2)) {
105 at91_set_b_periph(AT91_PIO_PORTB, 19, 0);
107 if (cs_mask & (1 << 3)) {
108 at91_set_b_periph(AT91_PIO_PORTD, 27, 0);
110 if (cs_mask & (1 << 4)) {
111 at91_set_pio_output(AT91_PIO_PORTB, 3, 0);
113 if (cs_mask & (1 << 5)) {
114 at91_set_pio_output(AT91_PIO_PORTB, 18, 0);
116 if (cs_mask & (1 << 6)) {
117 at91_set_pio_output(AT91_PIO_PORTB, 19, 0);
119 if (cs_mask & (1 << 7)) {
120 at91_set_pio_output(AT91_PIO_PORTD, 27, 0);
124 void at91_spi1_hw_init(unsigned long cs_mask)
126 at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
128 at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* SPI1_MISO */
129 at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* SPI1_MOSI */
130 at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* SPI1_SPCK */
133 writel(1 << AT91SAM9G45_ID_SPI1, &pmc->pcer);
135 if (cs_mask & (1 << 0)) {
136 at91_set_a_periph(AT91_PIO_PORTB, 17, 0);
138 if (cs_mask & (1 << 1)) {
139 at91_set_b_periph(AT91_PIO_PORTD, 28, 0);
141 if (cs_mask & (1 << 2)) {
142 at91_set_a_periph(AT91_PIO_PORTD, 18, 0);
144 if (cs_mask & (1 << 3)) {
145 at91_set_a_periph(AT91_PIO_PORTD, 19, 0);
147 if (cs_mask & (1 << 4)) {
148 at91_set_pio_output(AT91_PIO_PORTB, 17, 0);
150 if (cs_mask & (1 << 5)) {
151 at91_set_pio_output(AT91_PIO_PORTD, 28, 0);
153 if (cs_mask & (1 << 6)) {
154 at91_set_pio_output(AT91_PIO_PORTD, 18, 0);
156 if (cs_mask & (1 << 7)) {
157 at91_set_pio_output(AT91_PIO_PORTD, 19, 0);
164 void at91_macb_hw_init(void)
166 at91_set_a_periph(AT91_PIO_PORTA, 17, 0); /* ETXCK_EREFCK */
167 at91_set_a_periph(AT91_PIO_PORTA, 15, 0); /* ERXDV */
168 at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* ERX0 */
169 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* ERX1 */
170 at91_set_a_periph(AT91_PIO_PORTA, 16, 0); /* ERXER */
171 at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* ETXEN */
172 at91_set_a_periph(AT91_PIO_PORTA, 10, 0); /* ETX0 */
173 at91_set_a_periph(AT91_PIO_PORTA, 11, 0); /* ETX1 */
174 at91_set_a_periph(AT91_PIO_PORTA, 19, 0); /* EMDIO */
175 at91_set_a_periph(AT91_PIO_PORTA, 18, 0); /* EMDC */
177 at91_set_b_periph(AT91_PIO_PORTA, 29, 0); /* ECRS */
178 at91_set_b_periph(AT91_PIO_PORTA, 30, 0); /* ECOL */
179 at91_set_b_periph(AT91_PIO_PORTA, 8, 0); /* ERX2 */
180 at91_set_b_periph(AT91_PIO_PORTA, 9, 0); /* ERX3 */
181 at91_set_b_periph(AT91_PIO_PORTA, 28, 0); /* ERXCK */
182 at91_set_b_periph(AT91_PIO_PORTA, 6, 0); /* ETX2 */
183 at91_set_b_periph(AT91_PIO_PORTA, 7, 0); /* ETX3 */
184 at91_set_b_periph(AT91_PIO_PORTA, 27, 0); /* ETXER */