1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright (c) 2018 Microsemi Corporation
14 DECLARE_GLOBAL_DATA_PTR;
16 static inline int vcoreiii_train_bytelane(void)
20 ret = hal_vcoreiii_train_bytelane(0);
22 #if defined(CONFIG_SOC_OCELOT) || defined(CONFIG_SOC_JR2) || \
23 defined(CONFIG_SOC_SERVALT) || defined(CONFIG_SOC_SERVAL)
26 ret = hal_vcoreiii_train_bytelane(1);
32 int vcoreiii_ddr_init(void)
36 if (!(readl(BASE_CFG + ICPU_MEMCTRL_STAT)
37 & ICPU_MEMCTRL_STAT_INIT_DONE)) {
38 hal_vcoreiii_init_memctl();
39 hal_vcoreiii_wait_memctl();
40 if (hal_vcoreiii_init_dqs() || vcoreiii_train_bytelane())
41 hal_vcoreiii_ddr_failed();
43 #if (CONFIG_SYS_TEXT_BASE != 0x20000000)
46 hal_vcoreiii_ddr_verified();
48 hal_vcoreiii_ddr_failed();
50 /* Clear boot-mode and read-back to activate/verify */
51 clrbits_le32(BASE_CFG + ICPU_GENERAL_CTRL,
52 ICPU_GENERAL_CTRL_BOOT_MODE_ENA);
53 readl(BASE_CFG + ICPU_GENERAL_CTRL);
60 int print_cpuinfo(void)
62 printf("MSCC VCore-III MIPS 24Kec\n");
69 while (vcoreiii_ddr_init())
72 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;