2 * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
6 * Copyright 2004 Freescale Semiconductor.
12 * SPDX-License-Identifier: GPL-2.0+
18 #include <asm/processor.h>
19 #include <asm/immap_86xx.h>
20 #include <asm/fsl_pci.h>
21 #include <fsl_ddr_sdram.h>
22 #include <asm/fsl_serdes.h>
24 #include <fdt_support.h>
26 DECLARE_GLOBAL_DATA_PTR;
28 long int fixed_sdram (void);
30 int board_early_init_f (void)
37 puts ("Board: Wind River SBC8641D\n");
46 #if defined(CONFIG_SPD_EEPROM)
47 dram_size = fsl_ddr_sdram();
49 dram_size = fixed_sdram ();
53 gd->ram_size = dram_size;
58 #if defined(CONFIG_SYS_DRAM_TEST)
61 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
62 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
65 puts ("SDRAM test phase 1:\n");
66 for (p = pstart; p < pend; p++)
69 for (p = pstart; p < pend; p++) {
70 if (*p != 0xaaaaaaaa) {
71 printf ("SDRAM test fails at: %08x\n", (uint) p);
76 puts ("SDRAM test phase 2:\n");
77 for (p = pstart; p < pend; p++)
80 for (p = pstart; p < pend; p++) {
81 if (*p != 0x55555555) {
82 printf ("SDRAM test fails at: %08x\n", (uint) p);
87 puts ("SDRAM test passed.\n");
92 #if !defined(CONFIG_SPD_EEPROM)
94 * Fixed sdram init -- doesn't use serial presence detect.
96 long int fixed_sdram (void)
98 #if !defined(CONFIG_SYS_RAMBOOT)
99 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
100 volatile struct ccsr_ddr *ddr = &immap->im_ddr1;
102 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
103 ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
104 ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
105 ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
106 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
107 ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
108 ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
109 ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
110 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
111 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
112 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
113 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
114 ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
115 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
116 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
117 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
118 ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTL;
119 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
120 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
121 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
127 ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
131 ddr = &immap->im_ddr2;
133 ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
134 ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
135 ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
136 ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
137 ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
138 ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
139 ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
140 ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
141 ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
142 ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
143 ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
144 ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
145 ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
146 ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
147 ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
148 ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
149 ddr->sdram_md_cntl = CONFIG_SYS_DDR2_MODE_CTL;
150 ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
151 ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
152 ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
158 ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
163 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
165 #endif /* !defined(CONFIG_SPD_EEPROM) */
167 #if defined(CONFIG_PCI)
169 * Initialize PCI Devices, report devices found.
172 void pci_init_board(void)
174 fsl_pcie_init_board(0);
176 #endif /* CONFIG_PCI */
179 #if defined(CONFIG_OF_BOARD_SETUP)
180 int ft_board_setup(void *blob, bd_t *bd)
182 ft_cpu_setup(blob, bd);
190 void sbc8641d_reset_board (void)
192 puts ("Resetting board....\n");
197 * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
200 unsigned long get_board_sys_clk (ulong dummy)
238 void board_reset(void)
240 #ifdef CONFIG_SYS_RESET_ADDRESS
241 ulong addr = CONFIG_SYS_RESET_ADDRESS;
243 /* flush and disable I/D cache */
244 __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
245 __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
246 __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
247 __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
248 __asm__ __volatile__ ("sync");
249 __asm__ __volatile__ ("mtspr 1008, 4");
250 __asm__ __volatile__ ("isync");
251 __asm__ __volatile__ ("sync");
252 __asm__ __volatile__ ("mtspr 1008, 5");
253 __asm__ __volatile__ ("isync");
254 __asm__ __volatile__ ("sync");
257 * SRR0 has system reset vector, SRR1 has default MSR value
258 * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
260 __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
261 __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
262 __asm__ __volatile__ ("mtspr 27, 4");
263 __asm__ __volatile__ ("rfi");