1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
8 * mpc8548cds board configuration file
10 * Please refer to doc/README.mpc85xxcds for more info.
16 #define CONFIG_SYS_SRIO
17 #define CONFIG_SRIO1 /* SRIO port 1 */
19 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
22 #include <linux/stringify.h>
26 * These can be toggled for performance analysis, otherwise use default.
28 #define CONFIG_L2_CACHE /* toggle L2 cache */
31 * Only possible on E500 Version 2 or newer cores.
34 #define CONFIG_SYS_CCSRBAR 0xe0000000
35 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
38 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
40 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
42 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
43 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
45 /* I2C addresses of SPD EEPROMs */
46 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
48 /* Make sure required options are set */
49 #ifndef CONFIG_SPD_EEPROM
50 #error ("CONFIG_SPD_EEPROM is required")
54 * Physical Address Map
57 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
58 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
59 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
60 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
61 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
62 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
63 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
64 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
65 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
66 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
67 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
70 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
71 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
72 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
73 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
74 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
75 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
76 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
77 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
78 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
79 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
80 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
85 * Local Bus Definitions
89 * FLASH on the Local Bus
90 * Two banks, 8M each, using the CFI driver.
91 * Boot from BR0/OR0 bank at 0xff00_0000
92 * Alternate BR1/OR1 bank at 0xff80_0000
95 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
96 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
97 * Port Size = 16 bits = BRx[19:20] = 10
98 * Use GPCM = BRx[24:26] = 000
101 * 0 4 8 12 16 20 24 28
102 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
103 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
106 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
107 * Reserved ORx[17:18] = 11, confusion here?
109 * ACS = half cycle delay = ORx[21:22] = 11
110 * SCY = 6 = ORx[24:27] = 0110
111 * TRLX = use relaxed timing = ORx[29] = 1
112 * EAD = use external address latch delay = OR[31] = 1
114 * 0 4 8 12 16 20 24 28
115 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
118 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
119 #ifdef CONFIG_PHYS_64BIT
120 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
122 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
125 #define CONFIG_SYS_FLASH_BANKS_LIST \
126 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
128 #define CONFIG_HWCONFIG /* enable hwconfig */
131 * SDRAM on the Local Bus
133 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
134 #ifdef CONFIG_PHYS_64BIT
135 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
137 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
139 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
142 * Base Register 2 and Option Register 2 configure SDRAM.
143 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
146 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
147 * port-size = 32-bits = BR2[19:20] = 11
148 * no parity checking = BR2[21:22] = 00
149 * SDRAM for MSEL = BR2[24:26] = 011
152 * 0 4 8 12 16 20 24 28
153 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
155 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
156 * FIXME: the top 17 bits of BR2.
160 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
163 * 64MB mask for AM, OR2[0:7] = 1111 1100
164 * XAM, OR2[17:18] = 11
165 * 9 columns OR2[19-21] = 010
166 * 13 rows OR2[23-25] = 100
167 * EAD set for extra time OR[31] = 1
169 * 0 4 8 12 16 20 24 28
170 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
173 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
174 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
175 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
176 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
179 * Common settings for all Local Bus SDRAM commands.
180 * At run time, either BSMA1516 (for CPU 1.1)
181 * or BSMA1617 (for CPU 1.0) (old)
184 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
194 * The CADMUS registers are connected to CS3 on CDS.
195 * The new memory map places CADMUS at 0xf8000000.
198 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
199 * port-size = 8-bits = BR[19:20] = 01
200 * no parity checking = BR[21:22] = 00
201 * GPMC for MSEL = BR[24:26] = 000
204 * 0 4 8 12 16 20 24 28
205 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
208 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
209 * disable buffer ctrl OR[19] = 0
213 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
217 * EAD extra time OR[31] = 1
219 * 0 4 8 12 16 20 24 28
220 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
223 #define CONFIG_FSL_CADMUS
225 #define CADMUS_BASE_ADDR 0xf8000000
226 #ifdef CONFIG_PHYS_64BIT
227 #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
229 #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
232 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
233 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
235 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
238 #define CONFIG_SYS_NS16550_SERIAL
239 #define CONFIG_SYS_NS16550_REG_SIZE 1
240 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
242 #define CONFIG_SYS_BAUDRATE_TABLE \
243 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
245 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
246 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
251 #if !CONFIG_IS_ENABLED(DM_I2C)
252 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
257 * Memory space is mapped 1-1, but I/O space must start from 0.
259 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
260 #ifdef CONFIG_PHYS_64BIT
261 #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
262 #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
264 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
265 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
267 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
268 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
269 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
270 #ifdef CONFIG_PHYS_64BIT
271 #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
273 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
275 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
278 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
279 #ifdef CONFIG_PHYS_64BIT
280 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
282 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
284 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
285 #ifdef CONFIG_PHYS_64BIT
286 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
288 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
295 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
296 #ifdef CONFIG_PHYS_64BIT
297 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
299 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
301 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
303 #if defined(CONFIG_TSEC_ENET)
305 #define CONFIG_TSEC1 1
306 #define CONFIG_TSEC1_NAME "eTSEC0"
307 #define CONFIG_TSEC2 1
308 #define CONFIG_TSEC2_NAME "eTSEC1"
309 #define CONFIG_TSEC3 1
310 #define CONFIG_TSEC3_NAME "eTSEC2"
312 #define CONFIG_TSEC4_NAME "eTSEC3"
313 #undef CONFIG_MPC85XX_FEC
315 #define TSEC1_PHY_ADDR 0
316 #define TSEC2_PHY_ADDR 1
317 #define TSEC3_PHY_ADDR 2
318 #define TSEC4_PHY_ADDR 3
320 #define TSEC1_PHYIDX 0
321 #define TSEC2_PHYIDX 0
322 #define TSEC3_PHYIDX 0
323 #define TSEC4_PHYIDX 0
324 #define TSEC1_FLAGS TSEC_GIGABIT
325 #define TSEC2_FLAGS TSEC_GIGABIT
326 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
327 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
328 #endif /* CONFIG_TSEC_ENET */
331 * Miscellaneous configurable options
335 * For booting Linux, the board info and command line data
336 * have to be in the first 64 MB of memory, since this is
337 * the maximum mapped by the Linux kernel during initialization.
339 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
342 * Environment Configuration
345 #define CONFIG_IPADDR 192.168.1.253
347 #define CONFIG_HOSTNAME "unknown"
348 #define CONFIG_ROOTPATH "/nfsroot"
349 #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
351 #define CONFIG_SERVERIP 192.168.1.1
352 #define CONFIG_GATEWAYIP 192.168.1.1
353 #define CONFIG_NETMASK 255.255.255.0
355 #define CONFIG_EXTRA_ENV_SETTINGS \
356 "hwconfig=fsl_ddr:ecc=off\0" \
358 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
359 "tftpflash=tftpboot $loadaddr $uboot; " \
360 "protect off " __stringify(CONFIG_TEXT_BASE) \
362 "erase " __stringify(CONFIG_TEXT_BASE) \
364 "cp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
366 "protect on " __stringify(CONFIG_TEXT_BASE) \
368 "cmp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
370 "consoledev=ttyS1\0" \
371 "ramdiskaddr=2000000\0" \
372 "ramdiskfile=ramdisk.uboot\0" \
373 "fdtaddr=1e00000\0" \
374 "fdtfile=mpc8548cds.dtb\0"
376 #endif /* __CONFIG_H */