4 * Board functions for TI AM335X based boards
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
8 * SPDX-License-Identifier: GPL-2.0+
16 #include <asm/arch/cpu.h>
17 #include <asm/arch/hardware.h>
18 #include <asm/arch/omap.h>
19 #include <asm/arch/ddr_defs.h>
20 #include <asm/arch/clock.h>
21 #include <asm/arch/clk_synthesizer.h>
22 #include <asm/arch/gpio.h>
23 #include <asm/arch/mmc_host_def.h>
24 #include <asm/arch/sys_proto.h>
25 #include <asm/arch/mem.h>
29 #include <asm/omap_common.h>
30 #include <asm/omap_sec_common.h>
31 #include <asm/omap_mmc.h>
35 #include <power/tps65217.h>
36 #include <power/tps65910.h>
37 #include <environment.h>
39 #include <environment.h>
40 #include "../common/board_detect.h"
43 DECLARE_GLOBAL_DATA_PTR;
45 /* GPIO that controls power to DDR on EVM-SK */
46 #define GPIO_TO_PIN(bank, gpio) (32 * (bank) + (gpio))
47 #define GPIO_DDR_VTT_EN GPIO_TO_PIN(0, 7)
48 #define ICE_GPIO_DDR_VTT_EN GPIO_TO_PIN(0, 18)
49 #define GPIO_PR1_MII_CTRL GPIO_TO_PIN(3, 4)
50 #define GPIO_MUX_MII_CTRL GPIO_TO_PIN(3, 10)
51 #define GPIO_FET_SWITCH_CTRL GPIO_TO_PIN(0, 7)
52 #define GPIO_PHY_RESET GPIO_TO_PIN(2, 5)
53 #define GPIO_ETH0_MODE GPIO_TO_PIN(0, 11)
54 #define GPIO_ETH1_MODE GPIO_TO_PIN(1, 26)
56 static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
58 #define GPIO0_RISINGDETECT (AM33XX_GPIO0_BASE + OMAP_GPIO_RISINGDETECT)
59 #define GPIO1_RISINGDETECT (AM33XX_GPIO1_BASE + OMAP_GPIO_RISINGDETECT)
61 #define GPIO0_IRQSTATUS1 (AM33XX_GPIO0_BASE + OMAP_GPIO_IRQSTATUS1)
62 #define GPIO1_IRQSTATUS1 (AM33XX_GPIO1_BASE + OMAP_GPIO_IRQSTATUS1)
64 #define GPIO0_IRQSTATUSRAW (AM33XX_GPIO0_BASE + 0x024)
65 #define GPIO1_IRQSTATUSRAW (AM33XX_GPIO1_BASE + 0x024)
68 * Read header information from EEPROM into global structure.
70 #ifdef CONFIG_TI_I2C_BOARD_DETECT
71 void do_board_detect(void)
73 enable_i2c0_pin_mux();
74 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
76 if (ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
77 CONFIG_EEPROM_CHIP_ADDRESS))
78 printf("ti_i2c_eeprom_init failed\n");
82 #ifndef CONFIG_DM_SERIAL
83 struct serial_device *default_serial_console(void)
86 return &eserial4_device;
88 return &eserial1_device;
92 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
93 static const struct ddr_data ddr2_data = {
94 .datardsratio0 = MT47H128M16RT25E_RD_DQS,
95 .datafwsratio0 = MT47H128M16RT25E_PHY_FIFO_WE,
96 .datawrsratio0 = MT47H128M16RT25E_PHY_WR_DATA,
99 static const struct cmd_control ddr2_cmd_ctrl_data = {
100 .cmd0csratio = MT47H128M16RT25E_RATIO,
102 .cmd1csratio = MT47H128M16RT25E_RATIO,
104 .cmd2csratio = MT47H128M16RT25E_RATIO,
107 static const struct emif_regs ddr2_emif_reg_data = {
108 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
109 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
110 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
111 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
112 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
113 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
116 static const struct emif_regs ddr2_evm_emif_reg_data = {
117 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
118 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
119 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
120 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
121 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
122 .ocp_config = EMIF_OCP_CONFIG_AM335X_EVM,
123 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
126 static const struct ddr_data ddr3_data = {
127 .datardsratio0 = MT41J128MJT125_RD_DQS,
128 .datawdsratio0 = MT41J128MJT125_WR_DQS,
129 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
130 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
133 static const struct ddr_data ddr3_beagleblack_data = {
134 .datardsratio0 = MT41K256M16HA125E_RD_DQS,
135 .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
136 .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
137 .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
140 static const struct ddr_data ddr3_evm_data = {
141 .datardsratio0 = MT41J512M8RH125_RD_DQS,
142 .datawdsratio0 = MT41J512M8RH125_WR_DQS,
143 .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
144 .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
147 static const struct ddr_data ddr3_icev2_data = {
148 .datardsratio0 = MT41J128MJT125_RD_DQS_400MHz,
149 .datawdsratio0 = MT41J128MJT125_WR_DQS_400MHz,
150 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE_400MHz,
151 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA_400MHz,
154 static const struct cmd_control ddr3_cmd_ctrl_data = {
155 .cmd0csratio = MT41J128MJT125_RATIO,
156 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
158 .cmd1csratio = MT41J128MJT125_RATIO,
159 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
161 .cmd2csratio = MT41J128MJT125_RATIO,
162 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
165 static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = {
166 .cmd0csratio = MT41K256M16HA125E_RATIO,
167 .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
169 .cmd1csratio = MT41K256M16HA125E_RATIO,
170 .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
172 .cmd2csratio = MT41K256M16HA125E_RATIO,
173 .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
176 static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
177 .cmd0csratio = MT41J512M8RH125_RATIO,
178 .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
180 .cmd1csratio = MT41J512M8RH125_RATIO,
181 .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
183 .cmd2csratio = MT41J512M8RH125_RATIO,
184 .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
187 static const struct cmd_control ddr3_icev2_cmd_ctrl_data = {
188 .cmd0csratio = MT41J128MJT125_RATIO_400MHz,
189 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
191 .cmd1csratio = MT41J128MJT125_RATIO_400MHz,
192 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
194 .cmd2csratio = MT41J128MJT125_RATIO_400MHz,
195 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT_400MHz,
198 static struct emif_regs ddr3_emif_reg_data = {
199 .sdram_config = MT41J128MJT125_EMIF_SDCFG,
200 .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
201 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
202 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
203 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
204 .zq_config = MT41J128MJT125_ZQ_CFG,
205 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
209 static struct emif_regs ddr3_beagleblack_emif_reg_data = {
210 .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
211 .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
212 .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
213 .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
214 .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
215 .ocp_config = EMIF_OCP_CONFIG_BEAGLEBONE_BLACK,
216 .zq_config = MT41K256M16HA125E_ZQ_CFG,
217 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
220 static struct emif_regs ddr3_evm_emif_reg_data = {
221 .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
222 .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
223 .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
224 .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
225 .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
226 .ocp_config = EMIF_OCP_CONFIG_AM335X_EVM,
227 .zq_config = MT41J512M8RH125_ZQ_CFG,
228 .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
232 static struct emif_regs ddr3_icev2_emif_reg_data = {
233 .sdram_config = MT41J128MJT125_EMIF_SDCFG_400MHz,
234 .ref_ctrl = MT41J128MJT125_EMIF_SDREF_400MHz,
235 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1_400MHz,
236 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2_400MHz,
237 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3_400MHz,
238 .zq_config = MT41J128MJT125_ZQ_CFG_400MHz,
239 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY_400MHz |
243 #ifdef CONFIG_SPL_OS_BOOT
244 int spl_start_uboot(void)
246 /* break into full u-boot on 'c' */
247 if (serial_tstc() && serial_getc() == 'c')
250 #ifdef CONFIG_SPL_ENV_SUPPORT
253 if (getenv_yesno("boot_os") != 1)
261 const struct dpll_params *get_dpll_ddr_params(void)
263 int ind = get_sys_clk_index();
265 if (board_is_evm_sk())
266 return &dpll_ddr3_303MHz[ind];
267 else if (board_is_bone_lt() || board_is_icev2())
268 return &dpll_ddr3_400MHz[ind];
269 else if (board_is_evm_15_or_later())
270 return &dpll_ddr3_303MHz[ind];
272 return &dpll_ddr2_266MHz[ind];
275 static u8 bone_not_connected_to_ac_power(void)
277 if (board_is_bone()) {
278 uchar pmic_status_reg;
279 if (tps65217_reg_read(TPS65217_STATUS,
282 if (!(pmic_status_reg & TPS65217_PWR_SRC_AC_BITMASK)) {
283 puts("No AC power, switching to default OPP\n");
290 const struct dpll_params *get_dpll_mpu_params(void)
292 int ind = get_sys_clk_index();
293 int freq = am335x_get_efuse_mpu_max_freq(cdev);
295 if (bone_not_connected_to_ac_power())
298 if (board_is_bone_lt())
299 freq = MPUPLL_M_1000;
303 return &dpll_mpu_opp[ind][5];
305 return &dpll_mpu_opp[ind][4];
307 return &dpll_mpu_opp[ind][3];
309 return &dpll_mpu_opp[ind][2];
311 return &dpll_mpu_opp100;
313 return &dpll_mpu_opp[ind][0];
316 return &dpll_mpu_opp[ind][0];
319 static void scale_vcores_bone(int freq)
321 int usb_cur_lim, mpu_vdd;
324 * Only perform PMIC configurations if board rev > A1
325 * on Beaglebone White
327 if (board_is_bone() && !strncmp(board_ti_get_rev(), "00A1", 4))
330 if (i2c_probe(TPS65217_CHIP_PM))
334 * On Beaglebone White we need to ensure we have AC power
335 * before increasing the frequency.
337 if (bone_not_connected_to_ac_power())
341 * Override what we have detected since we know if we have
342 * a Beaglebone Black it supports 1GHz.
344 if (board_is_bone_lt())
345 freq = MPUPLL_M_1000;
347 if (freq == MPUPLL_M_1000) {
348 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
349 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
351 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
352 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
357 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
358 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
361 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
362 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
365 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1200MV;
366 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
371 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1100MV;
372 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
376 if (tps65217_reg_write(TPS65217_PROT_LEVEL_NONE,
379 TPS65217_USB_INPUT_CUR_LIMIT_MASK))
380 puts("tps65217_reg_write failure\n");
382 /* Set DCDC3 (CORE) voltage to 1.10V */
383 if (tps65217_voltage_update(TPS65217_DEFDCDC3,
384 TPS65217_DCDC_VOLT_SEL_1100MV)) {
385 puts("tps65217_voltage_update failure\n");
389 /* Set DCDC2 (MPU) voltage */
390 if (tps65217_voltage_update(TPS65217_DEFDCDC2, mpu_vdd)) {
391 puts("tps65217_voltage_update failure\n");
396 * Set LDO3, LDO4 output voltage to 3.3V for Beaglebone.
397 * Set LDO3 to 1.8V and LDO4 to 3.3V for Beaglebone Black.
399 if (board_is_bone()) {
400 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
402 TPS65217_LDO_VOLTAGE_OUT_3_3,
404 puts("tps65217_reg_write failure\n");
406 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
408 TPS65217_LDO_VOLTAGE_OUT_1_8,
410 puts("tps65217_reg_write failure\n");
413 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
415 TPS65217_LDO_VOLTAGE_OUT_3_3,
417 puts("tps65217_reg_write failure\n");
420 void scale_vcores_generic(int freq)
422 int sil_rev, mpu_vdd;
425 * The GP EVM, IDK and EVM SK use a TPS65910 PMIC. For all
426 * MPU frequencies we support we use a CORE voltage of
427 * 1.10V. For MPU voltage we need to switch based on
428 * the frequency we are running at.
430 if (i2c_probe(TPS65910_CTRL_I2C_ADDR))
434 * Depending on MPU clock and PG we will need a different
435 * VDD to drive at that speed.
437 sil_rev = readl(&cdev->deviceid) >> 28;
438 mpu_vdd = am335x_get_tps65910_mpu_vdd(sil_rev, freq);
440 /* Tell the TPS65910 to use i2c */
441 tps65910_set_i2c_control();
443 /* First update MPU voltage. */
444 if (tps65910_voltage_update(MPU, mpu_vdd))
447 /* Second, update the CORE voltage. */
448 if (tps65910_voltage_update(CORE, TPS65910_OP_REG_SEL_1_1_0))
453 void gpi2c_init(void)
455 /* When needed to be invoked prior to BSS initialization */
456 static bool first_time = true;
459 enable_i2c0_pin_mux();
460 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
461 CONFIG_SYS_OMAP24_I2C_SLAVE);
466 void scale_vcores(void)
471 freq = am335x_get_efuse_mpu_max_freq(cdev);
474 scale_vcores_bone(freq);
476 scale_vcores_generic(freq);
479 void set_uart_mux_conf(void)
481 #if CONFIG_CONS_INDEX == 1
482 enable_uart0_pin_mux();
483 #elif CONFIG_CONS_INDEX == 2
484 enable_uart1_pin_mux();
485 #elif CONFIG_CONS_INDEX == 3
486 enable_uart2_pin_mux();
487 #elif CONFIG_CONS_INDEX == 4
488 enable_uart3_pin_mux();
489 #elif CONFIG_CONS_INDEX == 5
490 enable_uart4_pin_mux();
491 #elif CONFIG_CONS_INDEX == 6
492 enable_uart5_pin_mux();
496 void set_mux_conf_regs(void)
498 enable_board_pin_mux();
501 const struct ctrl_ioregs ioregs_evmsk = {
502 .cm0ioctl = MT41J128MJT125_IOCTRL_VALUE,
503 .cm1ioctl = MT41J128MJT125_IOCTRL_VALUE,
504 .cm2ioctl = MT41J128MJT125_IOCTRL_VALUE,
505 .dt0ioctl = MT41J128MJT125_IOCTRL_VALUE,
506 .dt1ioctl = MT41J128MJT125_IOCTRL_VALUE,
509 const struct ctrl_ioregs ioregs_bonelt = {
510 .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
511 .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
512 .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
513 .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
514 .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
517 const struct ctrl_ioregs ioregs_evm15 = {
518 .cm0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
519 .cm1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
520 .cm2ioctl = MT41J512M8RH125_IOCTRL_VALUE,
521 .dt0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
522 .dt1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
525 const struct ctrl_ioregs ioregs = {
526 .cm0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
527 .cm1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
528 .cm2ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
529 .dt0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
530 .dt1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
533 void sdram_init(void)
535 if (board_is_evm_sk()) {
537 * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
538 * This is safe enough to do on older revs.
540 gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
541 gpio_direction_output(GPIO_DDR_VTT_EN, 1);
544 if (board_is_icev2()) {
545 gpio_request(ICE_GPIO_DDR_VTT_EN, "ddr_vtt_en");
546 gpio_direction_output(ICE_GPIO_DDR_VTT_EN, 1);
549 if (board_is_evm_sk())
550 config_ddr(303, &ioregs_evmsk, &ddr3_data,
551 &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
552 else if (board_is_bone_lt())
553 config_ddr(400, &ioregs_bonelt,
554 &ddr3_beagleblack_data,
555 &ddr3_beagleblack_cmd_ctrl_data,
556 &ddr3_beagleblack_emif_reg_data, 0);
557 else if (board_is_evm_15_or_later())
558 config_ddr(303, &ioregs_evm15, &ddr3_evm_data,
559 &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0);
560 else if (board_is_icev2())
561 config_ddr(400, &ioregs_evmsk, &ddr3_icev2_data,
562 &ddr3_icev2_cmd_ctrl_data, &ddr3_icev2_emif_reg_data,
564 else if (board_is_gp_evm())
565 config_ddr(266, &ioregs, &ddr2_data,
566 &ddr2_cmd_ctrl_data, &ddr2_evm_emif_reg_data, 0);
568 config_ddr(266, &ioregs, &ddr2_data,
569 &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
573 #if !defined(CONFIG_SPL_BUILD) || \
574 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
575 static void request_and_set_gpio(int gpio, char *name, int val)
579 ret = gpio_request(gpio, name);
581 printf("%s: Unable to request %s\n", __func__, name);
585 ret = gpio_direction_output(gpio, 0);
587 printf("%s: Unable to set %s as output\n", __func__, name);
591 gpio_set_value(gpio, val);
599 #define REQUEST_AND_SET_GPIO(N) request_and_set_gpio(N, #N, 1);
600 #define REQUEST_AND_CLR_GPIO(N) request_and_set_gpio(N, #N, 0);
603 * RMII mode on ICEv2 board needs 50MHz clock. Given the clock
604 * synthesizer With a capacitor of 18pF, and 25MHz input clock cycle
605 * PLL1 gives an output of 100MHz. So, configuring the div2/3 as 2 to
606 * give 50MHz output for Eth0 and 1.
608 static struct clk_synth cdce913_data = {
618 * Basic board specific setup. Pinmux has been handled already.
622 #if defined(CONFIG_HW_WATCHDOG)
626 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
627 #if defined(CONFIG_NOR) || defined(CONFIG_NAND)
631 #if !defined(CONFIG_SPL_BUILD) || \
632 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
633 if (board_is_icev2()) {
637 REQUEST_AND_SET_GPIO(GPIO_PR1_MII_CTRL);
638 /* Make J19 status available on GPIO1_26 */
639 REQUEST_AND_CLR_GPIO(GPIO_MUX_MII_CTRL);
641 REQUEST_AND_SET_GPIO(GPIO_FET_SWITCH_CTRL);
643 * Both ports can be set as RMII-CPSW or MII-PRU-ETH using
644 * jumpers near the port. Read the jumper value and set
645 * the pinmux, external mux and PHY clock accordingly.
646 * As jumper line is overridden by PHY RX_DV pin immediately
647 * after bootstrap (power-up/reset), we need to sample
648 * it during PHY reset using GPIO rising edge detection.
650 REQUEST_AND_SET_GPIO(GPIO_PHY_RESET);
651 /* Enable rising edge IRQ on GPIO0_11 and GPIO 1_26 */
652 reg = readl(GPIO0_RISINGDETECT) | BIT(11);
653 writel(reg, GPIO0_RISINGDETECT);
654 reg = readl(GPIO1_RISINGDETECT) | BIT(26);
655 writel(reg, GPIO1_RISINGDETECT);
656 /* Reset PHYs to capture the Jumper setting */
657 gpio_set_value(GPIO_PHY_RESET, 0);
658 udelay(2); /* PHY datasheet states 1uS min. */
659 gpio_set_value(GPIO_PHY_RESET, 1);
661 reg = readl(GPIO0_IRQSTATUSRAW) & BIT(11);
663 writel(reg, GPIO0_IRQSTATUS1); /* clear irq */
665 printf("ETH0, CPSW\n");
668 printf("ETH0, PRU\n");
669 cdce913_data.pdiv3 = 4; /* 25MHz PHY clk */
672 reg = readl(GPIO1_IRQSTATUSRAW) & BIT(26);
674 writel(reg, GPIO1_IRQSTATUS1); /* clear irq */
676 printf("ETH1, CPSW\n");
677 gpio_set_value(GPIO_MUX_MII_CTRL, 1);
680 printf("ETH1, PRU\n");
681 cdce913_data.pdiv2 = 4; /* 25MHz PHY clk */
684 /* disable rising edge IRQs */
685 reg = readl(GPIO0_RISINGDETECT) & ~BIT(11);
686 writel(reg, GPIO0_RISINGDETECT);
687 reg = readl(GPIO1_RISINGDETECT) & ~BIT(26);
688 writel(reg, GPIO1_RISINGDETECT);
690 rv = setup_clock_synthesizer(&cdce913_data);
692 printf("Clock synthesizer setup failed %d\n", rv);
697 gpio_set_value(GPIO_PHY_RESET, 0);
698 udelay(2); /* PHY datasheet states 1uS min. */
699 gpio_set_value(GPIO_PHY_RESET, 1);
706 #ifdef CONFIG_BOARD_LATE_INIT
707 int board_late_init(void)
709 #if !defined(CONFIG_SPL_BUILD)
711 uint32_t mac_hi, mac_lo;
714 #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
717 if (board_is_bone_lt()) {
718 /* BeagleBoard.org BeagleBone Black Wireless: */
719 if (!strncmp(board_ti_get_rev(), "BWA", 3)) {
722 /* SeeedStudio BeagleBone Green Wireless */
723 if (!strncmp(board_ti_get_rev(), "GW1", 3)) {
726 /* BeagleBoard.org BeagleBone Blue */
727 if (!strncmp(board_ti_get_rev(), "BLA", 3)) {
734 set_board_info_env(name);
737 * Default FIT boot on HS devices. Non FIT images are not allowed
740 if (get_device_type() == HS_DEVICE)
741 setenv("boot_fit", "1");
744 #if !defined(CONFIG_SPL_BUILD)
745 /* try reading mac address from efuse */
746 mac_lo = readl(&cdev->macid0l);
747 mac_hi = readl(&cdev->macid0h);
748 mac_addr[0] = mac_hi & 0xFF;
749 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
750 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
751 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
752 mac_addr[4] = mac_lo & 0xFF;
753 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
755 if (!getenv("ethaddr")) {
756 printf("<ethaddr> not set. Validating first E-fuse MAC\n");
758 if (is_valid_ethaddr(mac_addr))
759 eth_setenv_enetaddr("ethaddr", mac_addr);
762 mac_lo = readl(&cdev->macid1l);
763 mac_hi = readl(&cdev->macid1h);
764 mac_addr[0] = mac_hi & 0xFF;
765 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
766 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
767 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
768 mac_addr[4] = mac_lo & 0xFF;
769 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
771 if (!getenv("eth1addr")) {
772 if (is_valid_ethaddr(mac_addr))
773 eth_setenv_enetaddr("eth1addr", mac_addr);
781 #ifndef CONFIG_DM_ETH
783 #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
784 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
785 static void cpsw_control(int enabled)
787 /* VTP can be added here */
792 static struct cpsw_slave_data cpsw_slaves[] = {
794 .slave_reg_ofs = 0x208,
795 .sliver_reg_ofs = 0xd80,
799 .slave_reg_ofs = 0x308,
800 .sliver_reg_ofs = 0xdc0,
805 static struct cpsw_platform_data cpsw_data = {
806 .mdio_base = CPSW_MDIO_BASE,
807 .cpsw_base = CPSW_BASE,
810 .cpdma_reg_ofs = 0x800,
812 .slave_data = cpsw_slaves,
813 .ale_reg_ofs = 0xd00,
815 .host_port_reg_ofs = 0x108,
816 .hw_stats_reg_ofs = 0x900,
817 .bd_ram_ofs = 0x2000,
818 .mac_control = (1 << 5),
819 .control = cpsw_control,
821 .version = CPSW_CTRL_VERSION_2,
825 #if ((defined(CONFIG_SPL_ETH_SUPPORT) || defined(CONFIG_SPL_USBETH_SUPPORT)) &&\
826 defined(CONFIG_SPL_BUILD)) || \
827 ((defined(CONFIG_DRIVER_TI_CPSW) || \
828 defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET)) && \
829 !defined(CONFIG_SPL_BUILD))
832 * This function will:
833 * Read the eFuse for MAC addresses, and set ethaddr/eth1addr/usbnet_devaddr
835 * Perform fixups to the PHY present on certain boards. We only need this
837 * - SPL with either CPSW or USB ethernet support
838 * - Full U-Boot, with either CPSW or USB ethernet
839 * Build in only these cases to avoid warnings about unused variables
840 * when we build an SPL that has neither option but full U-Boot will.
842 int board_eth_init(bd_t *bis)
845 #if defined(CONFIG_USB_ETHER) && \
846 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
848 uint32_t mac_hi, mac_lo;
851 * use efuse mac address for USB ethernet as we know that
852 * both CPSW and USB ethernet will never be active at the same time
854 mac_lo = readl(&cdev->macid0l);
855 mac_hi = readl(&cdev->macid0h);
856 mac_addr[0] = mac_hi & 0xFF;
857 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
858 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
859 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
860 mac_addr[4] = mac_lo & 0xFF;
861 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
865 #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
866 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
868 #ifdef CONFIG_DRIVER_TI_CPSW
869 if (board_is_bone() || board_is_bone_lt() ||
871 writel(MII_MODE_ENABLE, &cdev->miisel);
872 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
873 PHY_INTERFACE_MODE_MII;
874 } else if (board_is_icev2()) {
875 writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
876 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
877 cpsw_slaves[1].phy_if = PHY_INTERFACE_MODE_RMII;
878 cpsw_slaves[0].phy_addr = 1;
879 cpsw_slaves[1].phy_addr = 3;
881 writel((RGMII_MODE_ENABLE | RGMII_INT_DELAY), &cdev->miisel);
882 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
883 PHY_INTERFACE_MODE_RGMII;
886 rv = cpsw_register(&cpsw_data);
888 printf("Error %d registering CPSW switch\n", rv);
895 * CPSW RGMII Internal Delay Mode is not supported in all PVT
896 * operating points. So we must set the TX clock delay feature
897 * in the AR8051 PHY. Since we only support a single ethernet
898 * device in U-Boot, we only do this for the first instance.
900 #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
901 #define AR8051_PHY_DEBUG_DATA_REG 0x1e
902 #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
903 #define AR8051_RGMII_TX_CLK_DLY 0x100
905 if (board_is_evm_sk() || board_is_gp_evm()) {
907 devname = miiphy_get_current_dev();
909 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
910 AR8051_DEBUG_RGMII_CLK_DLY_REG);
911 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
912 AR8051_RGMII_TX_CLK_DLY);
915 #if defined(CONFIG_USB_ETHER) && \
916 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
917 if (is_valid_ethaddr(mac_addr))
918 eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
920 rv = usb_eth_initialize(bis);
922 printf("Error %d registering USB_ETHER\n", rv);
930 #endif /* CONFIG_DM_ETH */
932 #ifdef CONFIG_SPL_LOAD_FIT
933 int board_fit_config_name_match(const char *name)
935 if (board_is_gp_evm() && !strcmp(name, "am335x-evm"))
937 else if (board_is_bone() && !strcmp(name, "am335x-bone"))
939 else if (board_is_bone_lt() && !strcmp(name, "am335x-boneblack"))
941 else if (board_is_evm_sk() && !strcmp(name, "am335x-evmsk"))
943 else if (board_is_bbg1() && !strcmp(name, "am335x-bonegreen"))
945 else if (board_is_icev2() && !strcmp(name, "am335x-icev2"))
952 #ifdef CONFIG_TI_SECURE_DEVICE
953 void board_fit_image_post_process(void **p_image, size_t *p_size)
955 secure_boot_verify_image(p_image, p_size);
959 #if !CONFIG_IS_ENABLED(OF_CONTROL)
960 static const struct omap_hsmmc_plat am335x_mmc0_platdata = {
961 .base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE,
962 .cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS | MMC_MODE_4BIT,
964 .cfg.f_max = 52000000,
965 .cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195,
966 .cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
969 U_BOOT_DEVICE(am335x_mmc0) = {
970 .name = "omap_hsmmc",
971 .platdata = &am335x_mmc0_platdata,
974 static const struct omap_hsmmc_plat am335x_mmc1_platdata = {
975 .base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE,
976 .cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS | MMC_MODE_8BIT,
978 .cfg.f_max = 52000000,
979 .cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195,
980 .cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
983 U_BOOT_DEVICE(am335x_mmc1) = {
984 .name = "omap_hsmmc",
985 .platdata = &am335x_mmc1_platdata,