]>
Commit | Line | Data |
---|---|---|
f22651cf MS |
1 | /* |
2 | * (C) Copyright 2012 Michal Simek <[email protected]> | |
06fe8dae JT |
3 | * (C) Copyright 2013 Xilinx, Inc. |
4 | * | |
5 | * Common configuration options for all Zynq boards. | |
f22651cf | 6 | * |
1a459660 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
f22651cf MS |
8 | */ |
9 | ||
06fe8dae JT |
10 | #ifndef __CONFIG_ZYNQ_COMMON_H |
11 | #define __CONFIG_ZYNQ_COMMON_H | |
f22651cf | 12 | |
f22651cf | 13 | /* CPU clock */ |
53e49f74 JT |
14 | #ifndef CONFIG_CPU_FREQ_HZ |
15 | # define CONFIG_CPU_FREQ_HZ 800000000 | |
16 | #endif | |
f22651cf | 17 | |
8cfac504 | 18 | /* Cache options */ |
8cfac504 JT |
19 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
20 | ||
21 | #define CONFIG_SYS_L2CACHE_OFF | |
22 | #ifndef CONFIG_SYS_L2CACHE_OFF | |
23 | # define CONFIG_SYS_L2_PL310 | |
24 | # define CONFIG_SYS_PL310_BASE 0xf8f02000 | |
25 | #endif | |
26 | ||
a2ec7fb9 MS |
27 | #define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600 |
28 | #define CONFIG_SYS_TIMERBASE ZYNQ_SCUTIMER_BASEADDR | |
29 | #define CONFIG_SYS_TIMER_COUNTS_DOWN | |
30 | #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) | |
31 | ||
53e49f74 JT |
32 | /* Serial drivers */ |
33 | #define CONFIG_BAUDRATE 115200 | |
f22651cf MS |
34 | /* The following table includes the supported baudrates */ |
35 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
36 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400} | |
37 | ||
636ac181 MS |
38 | #define CONFIG_ARM_DCC |
39 | #define CONFIG_ZYNQ_SERIAL | |
53e49f74 | 40 | |
f22651cf | 41 | /* Ethernet driver */ |
596e5782 | 42 | #if defined(CONFIG_ZYNQ_GEM) |
88fcfb1c JT |
43 | # define CONFIG_MII |
44 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN | |
88fcfb1c | 45 | # define CONFIG_PHY_MARVELL |
9ec2cf00 | 46 | # define CONFIG_PHY_REALTEK |
217185b3 | 47 | # define CONFIG_PHY_XILINX |
dd1c351f MS |
48 | # define CONFIG_BOOTP_SERVERIP |
49 | # define CONFIG_BOOTP_BOOTPATH | |
50 | # define CONFIG_BOOTP_GATEWAY | |
51 | # define CONFIG_BOOTP_HOSTNAME | |
52 | # define CONFIG_BOOTP_MAY_FAIL | |
88fcfb1c | 53 | #endif |
f22651cf | 54 | |
53e49f74 JT |
55 | /* SPI */ |
56 | #ifdef CONFIG_ZYNQ_SPI | |
53e49f74 JT |
57 | #endif |
58 | ||
a241d4ec JT |
59 | /* QSPI */ |
60 | #ifdef CONFIG_ZYNQ_QSPI | |
61 | # define CONFIG_SF_DEFAULT_SPEED 30000000 | |
232a8e4e | 62 | # define CONFIG_SPI_FLASH_ISSI |
a241d4ec JT |
63 | #endif |
64 | ||
fe5eddbf JT |
65 | /* NOR */ |
66 | #ifndef CONFIG_SYS_NO_FLASH | |
67 | # define CONFIG_SYS_FLASH_BASE 0xE2000000 | |
68 | # define CONFIG_SYS_FLASH_SIZE (16 * 1024 * 1024) | |
69 | # define CONFIG_SYS_MAX_FLASH_BANKS 1 | |
70 | # define CONFIG_SYS_MAX_FLASH_SECT 512 | |
71 | # define CONFIG_SYS_FLASH_ERASE_TOUT 1000 | |
72 | # define CONFIG_SYS_FLASH_WRITE_TOUT 5000 | |
73 | # define CONFIG_FLASH_SHOW_PROGRESS 10 | |
74 | # define CONFIG_SYS_FLASH_CFI | |
75 | # undef CONFIG_SYS_FLASH_EMPTY_INFO | |
76 | # define CONFIG_FLASH_CFI_DRIVER | |
77 | # undef CONFIG_SYS_FLASH_PROTECTION | |
78 | # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE | |
79 | #endif | |
80 | ||
293eb33f | 81 | /* MMC */ |
ce0335f2 | 82 | #if defined(CONFIG_ZYNQ_SDHCI) |
293eb33f MS |
83 | # define CONFIG_MMC |
84 | # define CONFIG_GENERIC_MMC | |
85 | # define CONFIG_SDHCI | |
f3bd7280 | 86 | # define CONFIG_ZYNQ_SDHCI_MAX_FREQ 52000000 |
293eb33f MS |
87 | #endif |
88 | ||
2cdc778b | 89 | #ifdef CONFIG_USB_EHCI_ZYNQ |
c6024c8e SDPP |
90 | # define CONFIG_EHCI_IS_TDI |
91 | # define CONFIG_USB_MAX_CONTROLLER_COUNT 2 | |
87f3dbdf | 92 | |
87f3dbdf SDPP |
93 | # define CONFIG_SYS_DFU_DATA_BUF_SIZE 0x600000 |
94 | # define DFU_DEFAULT_POLL_TIMEOUT 300 | |
01acd6ab | 95 | # define CONFIG_USB_FUNCTION_DFU |
87f3dbdf | 96 | # define CONFIG_DFU_RAM |
87f3dbdf | 97 | # define CONFIG_USB_CABLE_CHECK |
c4fa5114 | 98 | # define CONFIG_CMD_THOR_DOWNLOAD |
1e8d3830 | 99 | # define CONFIG_THOR_RESET_OFF |
01acd6ab | 100 | # define CONFIG_USB_FUNCTION_THOR |
87f3dbdf SDPP |
101 | # define DFU_ALT_INFO_RAM \ |
102 | "dfu_ram_info=" \ | |
103 | "set dfu_alt_info " \ | |
104 | "${kernel_image} ram 0x3000000 0x500000\\\\;" \ | |
105 | "${devicetree_image} ram 0x2A00000 0x20000\\\\;" \ | |
106 | "${ramdisk_image} ram 0x2000000 0x600000\0" \ | |
c4fa5114 SDPP |
107 | "dfu_ram=run dfu_ram_info && dfu 0 ram 0\0" \ |
108 | "thor_ram=run dfu_ram_info && thordown 0 ram 0\0" | |
87f3dbdf | 109 | |
ce0335f2 | 110 | # if defined(CONFIG_ZYNQ_SDHCI) |
87f3dbdf SDPP |
111 | # define CONFIG_DFU_MMC |
112 | # define DFU_ALT_INFO_MMC \ | |
113 | "dfu_mmc_info=" \ | |
114 | "set dfu_alt_info " \ | |
115 | "${kernel_image} fat 0 1\\\\;" \ | |
116 | "${devicetree_image} fat 0 1\\\\;" \ | |
117 | "${ramdisk_image} fat 0 1\0" \ | |
c4fa5114 SDPP |
118 | "dfu_mmc=run dfu_mmc_info && dfu 0 mmc 0\0" \ |
119 | "thor_mmc=run dfu_mmc_info && thordown 0 mmc 0\0" | |
120 | ||
87f3dbdf SDPP |
121 | # define DFU_ALT_INFO \ |
122 | DFU_ALT_INFO_RAM \ | |
123 | DFU_ALT_INFO_MMC | |
124 | # else | |
125 | # define DFU_ALT_INFO \ | |
126 | DFU_ALT_INFO_RAM | |
127 | # endif | |
128 | #endif | |
129 | ||
130 | #if !defined(DFU_ALT_INFO) | |
131 | # define DFU_ALT_INFO | |
c6024c8e SDPP |
132 | #endif |
133 | ||
47b35a51 | 134 | #if defined(CONFIG_ZYNQ_SDHCI) || defined(CONFIG_ZYNQ_USB) |
293eb33f | 135 | # define CONFIG_SUPPORT_VFAT |
47b35a51 | 136 | # define CONFIG_FAT_WRITE |
293eb33f MS |
137 | # define CONFIG_DOS_PARTITION |
138 | #endif | |
139 | ||
1c3f2c72 | 140 | #if defined(CONFIG_ZYNQ_I2C0) || defined(CONFIG_ZYNQ_I2C1) |
18948632 | 141 | #define CONFIG_SYS_I2C_ZYNQ |
1c3f2c72 SDPP |
142 | #endif |
143 | ||
8934f784 | 144 | /* I2C */ |
18948632 | 145 | #if defined(CONFIG_SYS_I2C_ZYNQ) |
0bdffe71 | 146 | # define CONFIG_SYS_I2C |
0bdffe71 | 147 | # define CONFIG_SYS_I2C_ZYNQ_SPEED 100000 |
18948632 | 148 | # define CONFIG_SYS_I2C_ZYNQ_SLAVE 0 |
8934f784 MS |
149 | #endif |
150 | ||
65da1efd JT |
151 | /* EEPROM */ |
152 | #ifdef CONFIG_ZYNQ_EEPROM | |
153 | # define CONFIG_CMD_EEPROM | |
154 | # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
155 | # define CONFIG_SYS_I2C_EEPROM_ADDR 0x54 | |
156 | # define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 | |
157 | # define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 | |
158 | # define CONFIG_SYS_EEPROM_SIZE 1024 /* Bytes */ | |
159 | #endif | |
160 | ||
18eee22f JT |
161 | /* Total Size of Environment Sector */ |
162 | #define CONFIG_ENV_SIZE (128 << 10) | |
163 | ||
b660ca13 JT |
164 | /* Allow to overwrite serial and ethaddr */ |
165 | #define CONFIG_ENV_OVERWRITE | |
166 | ||
f22651cf | 167 | /* Environment */ |
ed53e4d6 JT |
168 | #ifndef CONFIG_ENV_IS_NOWHERE |
169 | # ifndef CONFIG_SYS_NO_FLASH | |
18c61e95 | 170 | /* Environment in NOR flash */ |
ed53e4d6 | 171 | # define CONFIG_ENV_IS_IN_FLASH |
18c61e95 MS |
172 | # elif defined(CONFIG_ZYNQ_QSPI) |
173 | /* Environment in Serial Flash */ | |
174 | # define CONFIG_ENV_IS_IN_SPI_FLASH | |
ed53e4d6 JT |
175 | # elif defined(CONFIG_SYS_NO_FLASH) |
176 | # define CONFIG_ENV_IS_NOWHERE | |
177 | # endif | |
178 | ||
179 | # define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE | |
180 | # define CONFIG_ENV_OFFSET 0xE0000 | |
ed53e4d6 | 181 | #endif |
e83f61a6 | 182 | |
4d1ed9c7 MS |
183 | /* enable preboot to be loaded before CONFIG_BOOTDELAY */ |
184 | #define CONFIG_PREBOOT | |
185 | ||
e83f61a6 | 186 | /* Default environment */ |
b7b3efe7 | 187 | #ifndef CONFIG_EXTRA_ENV_SETTINGS |
e83f61a6 JT |
188 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
189 | "fit_image=fit.itb\0" \ | |
190 | "load_addr=0x2000000\0" \ | |
191 | "fit_size=0x800000\0" \ | |
192 | "flash_off=0x100000\0" \ | |
193 | "nor_flash_off=0xE2100000\0" \ | |
194 | "fdt_high=0x20000000\0" \ | |
195 | "initrd_high=0x20000000\0" \ | |
4d1ed9c7 MS |
196 | "loadbootenv_addr=0x2000000\0" \ |
197 | "bootenv=uEnv.txt\0" \ | |
198 | "bootenv_dev=mmc\0" \ | |
199 | "loadbootenv=load ${bootenv_dev} 0 ${loadbootenv_addr} ${bootenv}\0" \ | |
200 | "importbootenv=echo Importing environment from ${bootenv_dev} ...; " \ | |
201 | "env import -t ${loadbootenv_addr} $filesize\0" \ | |
202 | "bootenv_existence_test=test -e ${bootenv_dev} 0 /${bootenv}\0" \ | |
203 | "setbootenv=if env run bootenv_existence_test; then " \ | |
204 | "if env run loadbootenv; then " \ | |
205 | "env run importbootenv; " \ | |
206 | "fi; " \ | |
207 | "fi; \0" \ | |
208 | "sd_loadbootenv=set bootenv_dev mmc && " \ | |
209 | "run setbootenv \0" \ | |
210 | "usb_loadbootenv=set bootenv_dev usb && usb start && run setbootenv \0" \ | |
211 | "preboot=if test $modeboot = sdboot; then " \ | |
212 | "run sd_loadbootenv; " \ | |
213 | "echo Checking if uenvcmd is set ...; " \ | |
214 | "if test -n $uenvcmd; then " \ | |
215 | "echo Running uenvcmd ...; " \ | |
216 | "run uenvcmd; " \ | |
217 | "fi; " \ | |
218 | "fi; \0" \ | |
e83f61a6 JT |
219 | "norboot=echo Copying FIT from NOR flash to RAM... && " \ |
220 | "cp.b ${nor_flash_off} ${load_addr} ${fit_size} && " \ | |
221 | "bootm ${load_addr}\0" \ | |
222 | "sdboot=echo Copying FIT from SD to RAM... && " \ | |
e9d69c1c | 223 | "load mmc 0 ${load_addr} ${fit_image} && " \ |
e83f61a6 JT |
224 | "bootm ${load_addr}\0" \ |
225 | "jtagboot=echo TFTPing FIT to RAM... && " \ | |
dfa94058 | 226 | "tftpboot ${load_addr} ${fit_image} && " \ |
c6024c8e SDPP |
227 | "bootm ${load_addr}\0" \ |
228 | "usbboot=if usb start; then " \ | |
229 | "echo Copying FIT from USB to RAM... && " \ | |
e9d69c1c | 230 | "load usb 0 ${load_addr} ${fit_image} && " \ |
39bc1a8c | 231 | "bootm ${load_addr}; fi\0" \ |
87f3dbdf | 232 | DFU_ALT_INFO |
b7b3efe7 | 233 | #endif |
c6024c8e | 234 | |
e83f61a6 | 235 | #define CONFIG_BOOTCOMMAND "run $modeboot" |
e83f61a6 | 236 | #define CONFIG_SYS_LOAD_ADDR 0 /* default? */ |
f22651cf | 237 | |
36e0e197 | 238 | /* Miscellaneous configurable options */ |
36e0e197 JT |
239 | |
240 | #define CONFIG_CMDLINE_EDITING | |
241 | #define CONFIG_AUTO_COMPLETE | |
b3de9249 | 242 | #define CONFIG_BOARD_LATE_INIT |
5a82d53c | 243 | #define CONFIG_DISPLAY_BOARDINFO |
36e0e197 | 244 | #define CONFIG_SYS_LONGHELP |
6c3e61de | 245 | #define CONFIG_CLOCKS |
d6c9bbaa | 246 | #define CONFIG_CMD_CLK |
841426ad | 247 | #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ |
36e0e197 JT |
248 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
249 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ | |
f22651cf MS |
250 | sizeof(CONFIG_SYS_PROMPT) + 16) |
251 | ||
7cd04192 | 252 | /* Physical Memory map */ |
0f5c2156 | 253 | #define CONFIG_SYS_TEXT_BASE 0x4000000 |
f22651cf | 254 | |
758f29d0 MS |
255 | #ifndef CONFIG_NR_DRAM_BANKS |
256 | # define CONFIG_NR_DRAM_BANKS 1 | |
257 | #endif | |
7cd04192 | 258 | |
c1584e2a MS |
259 | #define CONFIG_SYS_MEMTEST_START 0 |
260 | #define CONFIG_SYS_MEMTEST_END 0x1000 | |
7cd04192 | 261 | |
599807fc | 262 | #define CONFIG_SYS_MALLOC_LEN 0x1400000 |
c1584e2a MS |
263 | |
264 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 | |
265 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 | |
7cd04192 JT |
266 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
267 | CONFIG_SYS_INIT_RAM_SIZE - \ | |
268 | GENERATED_GBL_DATA_SIZE) | |
53e49f74 JT |
269 | |
270 | /* Enable the PL to be downloaded */ | |
271 | #define CONFIG_FPGA | |
272 | #define CONFIG_FPGA_XILINX | |
273 | #define CONFIG_FPGA_ZYNQPL | |
64e809af | 274 | #define CONFIG_CMD_FPGA_LOADMK |
26ea9ce5 MS |
275 | #define CONFIG_CMD_FPGA_LOADP |
276 | #define CONFIG_CMD_FPGA_LOADBP | |
1a897668 | 277 | #define CONFIG_CMD_FPGA_LOADFS |
53e49f74 | 278 | |
53e49f74 | 279 | /* FIT support */ |
21d29f7f | 280 | #define CONFIG_IMAGE_FORMAT_LEGACY /* enable also legacy image format */ |
f22651cf | 281 | |
f8f36c5d | 282 | /* FDT support */ |
f8f36c5d JT |
283 | #define CONFIG_DISPLAY_BOARDINFO_LATE |
284 | ||
ae9f4899 | 285 | /* Extend size of kernel image for uncompression */ |
3d456eec | 286 | #define CONFIG_SYS_BOOTM_LEN (60 * 1024 * 1024) |
ae9f4899 | 287 | |
09ed635b | 288 | /* Boot FreeBSD/vxWorks from an ELF image */ |
d82d63cc | 289 | #define CONFIG_SYS_MMC_MAX_DEVICE 1 |
09ed635b | 290 | |
0107f240 | 291 | #define CONFIG_SYS_LDSCRIPT "arch/arm/mach-zynq/u-boot.lds" |
38716189 | 292 | |
f22651cf | 293 | /* Commands */ |
f22651cf | 294 | |
d7e269cf | 295 | /* SPL part */ |
d7e269cf MS |
296 | #define CONFIG_CMD_SPL |
297 | #define CONFIG_SPL_FRAMEWORK | |
298 | #define CONFIG_SPL_LIBCOMMON_SUPPORT | |
299 | #define CONFIG_SPL_LIBGENERIC_SUPPORT | |
300 | #define CONFIG_SPL_SERIAL_SUPPORT | |
1540fb72 | 301 | #define CONFIG_SPL_BOARD_INIT |
70bdf2f6 | 302 | #define CONFIG_SPL_RAM_DEVICE |
d7e269cf | 303 | |
0107f240 | 304 | #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-zynq/u-boot-spl.lds" |
d7e269cf | 305 | |
d7e269cf | 306 | /* MMC support */ |
ce0335f2 | 307 | #ifdef CONFIG_ZYNQ_SDHCI |
d7e269cf MS |
308 | #define CONFIG_SPL_MMC_SUPPORT |
309 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ | |
310 | #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ | |
e2ccdf89 | 311 | #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 |
d7e269cf MS |
312 | #define CONFIG_SPL_LIBDISK_SUPPORT |
313 | #define CONFIG_SPL_FAT_SUPPORT | |
7f307d93 | 314 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
0dfbcf02 MY |
315 | #endif |
316 | ||
317 | /* Disable dcache for SPL just for sure */ | |
318 | #ifdef CONFIG_SPL_BUILD | |
319 | #define CONFIG_SYS_DCACHE_OFF | |
320 | #undef CONFIG_FPGA | |
d7e269cf MS |
321 | #endif |
322 | ||
323 | /* Address in RAM where the parameters must be copied by SPL. */ | |
324 | #define CONFIG_SYS_SPL_ARGS_ADDR 0x10000000 | |
325 | ||
205b4f33 GG |
326 | #define CONFIG_SPL_FS_LOAD_ARGS_NAME "system.dtb" |
327 | #define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage" | |
d7e269cf MS |
328 | |
329 | /* Not using MMC raw mode - just for compilation purpose */ | |
330 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0 | |
331 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0 | |
332 | #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0 | |
333 | ||
334 | /* qspi mode is working fine */ | |
335 | #ifdef CONFIG_ZYNQ_QSPI | |
336 | #define CONFIG_SPL_SPI_SUPPORT | |
337 | #define CONFIG_SPL_SPI_LOAD | |
338 | #define CONFIG_SPL_SPI_FLASH_SUPPORT | |
d7e269cf | 339 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x100000 |
8e0e01d3 SDPP |
340 | #define CONFIG_SYS_SPI_ARGS_OFFS 0x200000 |
341 | #define CONFIG_SYS_SPI_ARGS_SIZE 0x80000 | |
342 | #define CONFIG_SYS_SPI_KERNEL_OFFS (CONFIG_SYS_SPI_ARGS_OFFS + \ | |
343 | CONFIG_SYS_SPI_ARGS_SIZE) | |
d7e269cf MS |
344 | #endif |
345 | ||
346 | /* for booting directly linux */ | |
347 | #define CONFIG_SPL_OS_BOOT | |
348 | ||
349 | /* SP location before relocation, must use scratch RAM */ | |
350 | #define CONFIG_SPL_TEXT_BASE 0x0 | |
351 | ||
352 | /* 3 * 64kB blocks of OCM - one is on the top because of bootrom */ | |
353 | #define CONFIG_SPL_MAX_SIZE 0x30000 | |
354 | ||
355 | /* The highest 64k OCM address */ | |
356 | #define OCM_HIGH_ADDR 0xffff0000 | |
357 | ||
d7e269cf | 358 | /* On the top of OCM space */ |
83b6464d | 359 | #define CONFIG_SYS_SPL_MALLOC_START OCM_HIGH_ADDR |
ec016a17 | 360 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x2000 |
d7e269cf | 361 | |
83b6464d MS |
362 | /* |
363 | * SPL stack position - and stack goes down | |
364 | * 0xfffffe00 is used for putting wfi loop. | |
365 | * Set it up as limit for now. | |
366 | */ | |
367 | #define CONFIG_SPL_STACK 0xfffffe00 | |
368 | ||
d7e269cf MS |
369 | /* BSS setup */ |
370 | #define CONFIG_SPL_BSS_START_ADDR 0x100000 | |
371 | #define CONFIG_SPL_BSS_MAX_SIZE 0x100000 | |
372 | ||
373 | #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE | |
f22651cf | 374 | |
06fe8dae | 375 | #endif /* __CONFIG_ZYNQ_COMMON_H */ |