4 * Copyright (c) 2008 OK Labs
5 * Copyright (c) 2011 NICTA Pty Ltd
6 * Originally written by Hans Jiang
7 * Updated by Peter Chubb
8 * Updated by Jean-Christophe Dubois
10 * This code is licensed under GPL version 2 or later. See
11 * the COPYING file in the top-level directory.
16 #include "qemu/bitops.h"
17 #include "qemu/timer.h"
18 #include "hw/ptimer.h"
19 #include "hw/sysbus.h"
20 #include "hw/arm/imx.h"
22 #define TYPE_IMX_EPIT "imx.epit"
27 static char const *imx_epit_reg_name(uint32_t reg)
45 # define DPRINTF(fmt, args...) \
46 do { fprintf(stderr, "%s: " fmt , __func__, ##args); } while (0)
48 # define DPRINTF(fmt, args...) do {} while (0)
52 * Define to 1 for messages about attempts to
53 * access unimplemented registers or similar.
55 #define DEBUG_IMPLEMENTATION 1
56 #if DEBUG_IMPLEMENTATION
57 # define IPRINTF(fmt, args...) \
58 do { fprintf(stderr, "%s: " fmt, __func__, ##args); } while (0)
60 # define IPRINTF(fmt, args...) do {} while (0)
63 #define IMX_EPIT(obj) \
64 OBJECT_CHECK(IMXEPITState, (obj), TYPE_IMX_EPIT)
67 * EPIT: Enhanced periodic interrupt timer
70 #define CR_EN (1 << 0)
71 #define CR_ENMOD (1 << 1)
72 #define CR_OCIEN (1 << 2)
73 #define CR_RLD (1 << 3)
74 #define CR_PRESCALE_SHIFT (4)
75 #define CR_PRESCALE_MASK (0xfff)
76 #define CR_SWR (1 << 16)
77 #define CR_IOVW (1 << 17)
78 #define CR_DBGEN (1 << 18)
79 #define CR_WAITEN (1 << 19)
80 #define CR_DOZEN (1 << 20)
81 #define CR_STOPEN (1 << 21)
82 #define CR_CLKSRC_SHIFT (24)
83 #define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT)
85 #define TIMER_MAX 0XFFFFFFFFUL
88 * Exact clock frequencies vary from board to board.
91 static const IMXClk imx_epit_clocks[] = {
93 IPG, /* 01 ipg_clk, ~532MHz */
94 IPG, /* 10 ipg_clk_highfreq */
95 CLK_32k, /* 11 ipg_clk_32k -- ~32kHz */
100 ptimer_state *timer_reload;
101 ptimer_state *timer_cmp;
116 * Update interrupt status
118 static void imx_epit_update_int(IMXEPITState *s)
120 if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) {
121 qemu_irq_raise(s->irq);
123 qemu_irq_lower(s->irq);
127 static void imx_epit_set_freq(IMXEPITState *s)
133 clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2);
134 prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12);
136 freq = imx_clock_frequency(s->ccm, imx_epit_clocks[clksrc]) / prescaler;
140 DPRINTF("Setting ptimer frequency to %u\n", freq);
143 ptimer_set_freq(s->timer_reload, freq);
144 ptimer_set_freq(s->timer_cmp, freq);
148 static void imx_epit_reset(DeviceState *dev)
150 IMXEPITState *s = IMX_EPIT(dev);
153 * Soft reset doesn't touch some bits; hard reset clears them
155 s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN);
160 /* stop both timers */
161 ptimer_stop(s->timer_cmp);
162 ptimer_stop(s->timer_reload);
163 /* compute new frequency */
164 imx_epit_set_freq(s);
165 /* init both timers to TIMER_MAX */
166 ptimer_set_limit(s->timer_cmp, TIMER_MAX, 1);
167 ptimer_set_limit(s->timer_reload, TIMER_MAX, 1);
168 if (s->freq && (s->cr & CR_EN)) {
169 /* if the timer is still enabled, restart it */
170 ptimer_run(s->timer_reload, 0);
174 static uint32_t imx_epit_update_count(IMXEPITState *s)
176 s->cnt = ptimer_get_count(s->timer_reload);
181 static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size)
183 IMXEPITState *s = IMX_EPIT(opaque);
184 uint32_t reg_value = 0;
185 uint32_t reg = offset >> 2;
188 case 0: /* Control Register */
192 case 1: /* Status Register */
196 case 2: /* LR - ticks*/
205 imx_epit_update_count(s);
210 IPRINTF("Bad offset %x\n", reg);
214 DPRINTF("(%s) = 0x%08x\n", imx_epit_reg_name(reg), reg_value);
219 static void imx_epit_reload_compare_timer(IMXEPITState *s)
221 if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) {
222 /* if the compare feature is on and timers are running */
223 uint32_t tmp = imx_epit_update_count(s);
226 /* It'll fire in this round of the timer */
228 } else { /* catch it next time around */
229 next = tmp - s->cmp + ((s->cr & CR_RLD) ? TIMER_MAX : s->lr);
231 ptimer_set_count(s->timer_cmp, next);
235 static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
238 IMXEPITState *s = IMX_EPIT(opaque);
239 uint32_t reg = offset >> 2;
242 DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(reg), (uint32_t)value);
248 s->cr = value & 0x03ffffff;
249 if (s->cr & CR_SWR) {
250 /* handle the reset */
251 imx_epit_reset(DEVICE(s));
253 imx_epit_set_freq(s);
256 if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) {
257 if (s->cr & CR_ENMOD) {
258 if (s->cr & CR_RLD) {
259 ptimer_set_limit(s->timer_reload, s->lr, 1);
260 ptimer_set_limit(s->timer_cmp, s->lr, 1);
262 ptimer_set_limit(s->timer_reload, TIMER_MAX, 1);
263 ptimer_set_limit(s->timer_cmp, TIMER_MAX, 1);
267 imx_epit_reload_compare_timer(s);
268 ptimer_run(s->timer_reload, 0);
269 if (s->cr & CR_OCIEN) {
270 ptimer_run(s->timer_cmp, 0);
272 ptimer_stop(s->timer_cmp);
274 } else if (!(s->cr & CR_EN)) {
275 /* stop both timers */
276 ptimer_stop(s->timer_reload);
277 ptimer_stop(s->timer_cmp);
278 } else if (s->cr & CR_OCIEN) {
279 if (!(oldcr & CR_OCIEN)) {
280 imx_epit_reload_compare_timer(s);
281 ptimer_run(s->timer_cmp, 0);
284 ptimer_stop(s->timer_cmp);
288 case 1: /* SR - ACK*/
289 /* writing 1 to OCIF clear the OCIF bit */
292 imx_epit_update_int(s);
296 case 2: /* LR - set ticks */
299 if (s->cr & CR_RLD) {
300 /* Also set the limit if the LRD bit is set */
301 /* If IOVW bit is set then set the timer value */
302 ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW);
303 ptimer_set_limit(s->timer_cmp, s->lr, 0);
304 } else if (s->cr & CR_IOVW) {
305 /* If IOVW bit is set then set the timer value */
306 ptimer_set_count(s->timer_reload, s->lr);
309 imx_epit_reload_compare_timer(s);
315 imx_epit_reload_compare_timer(s);
320 IPRINTF("Bad offset %x\n", reg);
325 static void imx_epit_cmp(void *opaque)
327 IMXEPITState *s = IMX_EPIT(opaque);
329 DPRINTF("sr was %d\n", s->sr);
332 imx_epit_update_int(s);
335 void imx_timerp_create(const hwaddr addr, qemu_irq irq, DeviceState *ccm)
340 dev = sysbus_create_simple(TYPE_IMX_EPIT, addr, irq);
345 static const MemoryRegionOps imx_epit_ops = {
346 .read = imx_epit_read,
347 .write = imx_epit_write,
348 .endianness = DEVICE_NATIVE_ENDIAN,
351 static const VMStateDescription vmstate_imx_timer_epit = {
354 .minimum_version_id = 2,
355 .minimum_version_id_old = 2,
356 .fields = (VMStateField[]) {
357 VMSTATE_UINT32(cr, IMXEPITState),
358 VMSTATE_UINT32(sr, IMXEPITState),
359 VMSTATE_UINT32(lr, IMXEPITState),
360 VMSTATE_UINT32(cmp, IMXEPITState),
361 VMSTATE_UINT32(cnt, IMXEPITState),
362 VMSTATE_UINT32(freq, IMXEPITState),
363 VMSTATE_PTIMER(timer_reload, IMXEPITState),
364 VMSTATE_PTIMER(timer_cmp, IMXEPITState),
365 VMSTATE_END_OF_LIST()
369 static void imx_epit_realize(DeviceState *dev, Error **errp)
371 IMXEPITState *s = IMX_EPIT(dev);
372 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
377 sysbus_init_irq(sbd, &s->irq);
378 memory_region_init_io(&s->iomem, OBJECT(s), &imx_epit_ops, s, TYPE_IMX_EPIT,
380 sysbus_init_mmio(sbd, &s->iomem);
382 s->timer_reload = ptimer_init(NULL);
384 bh = qemu_bh_new(imx_epit_cmp, s);
385 s->timer_cmp = ptimer_init(bh);
388 static void imx_epit_class_init(ObjectClass *klass, void *data)
390 DeviceClass *dc = DEVICE_CLASS(klass);
392 dc->realize = imx_epit_realize;
393 dc->reset = imx_epit_reset;
394 dc->vmsd = &vmstate_imx_timer_epit;
395 dc->desc = "i.MX periodic timer";
398 static const TypeInfo imx_epit_info = {
399 .name = TYPE_IMX_EPIT,
400 .parent = TYPE_SYS_BUS_DEVICE,
401 .instance_size = sizeof(IMXEPITState),
402 .class_init = imx_epit_class_init,
405 static void imx_epit_register_types(void)
407 type_register_static(&imx_epit_info);
410 type_init(imx_epit_register_types)