2 * ARM Integrator CP System emulation.
4 * Copyright (c) 2005-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the GPL
11 #include "primecell.h"
23 uint32_t flash_offset;
37 static uint8_t integrator_spd[128] = {
38 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
39 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
42 static uint32_t integratorcm_read(void *opaque, target_phys_addr_t offset)
44 integratorcm_state *s = (integratorcm_state *)opaque;
46 if (offset >= 0x100 && offset < 0x200) {
50 return integrator_spd[offset >> 2];
52 switch (offset >> 2) {
64 if (s->cm_lock == 0xa05f) {
69 case 6: /* CM_LMBUSCNT */
70 /* ??? High frequency timer. */
71 cpu_abort(cpu_single_env, "integratorcm_read: CM_LMBUSCNT");
72 case 7: /* CM_AUXOSC */
74 case 8: /* CM_SDRAM */
78 case 10: /* CM_REFCT */
79 /* ??? High frequency timer. */
80 cpu_abort(cpu_single_env, "integratorcm_read: CM_REFCT");
81 case 12: /* CM_FLAGS */
83 case 14: /* CM_NVFLAGS */
85 case 16: /* CM_IRQ_STAT */
86 return s->int_level & s->irq_enabled;
87 case 17: /* CM_IRQ_RSTAT */
89 case 18: /* CM_IRQ_ENSET */
90 return s->irq_enabled;
91 case 20: /* CM_SOFT_INTSET */
92 return s->int_level & 1;
93 case 24: /* CM_FIQ_STAT */
94 return s->int_level & s->fiq_enabled;
95 case 25: /* CM_FIQ_RSTAT */
97 case 26: /* CM_FIQ_ENSET */
98 return s->fiq_enabled;
99 case 32: /* CM_VOLTAGE_CTL0 */
100 case 33: /* CM_VOLTAGE_CTL1 */
101 case 34: /* CM_VOLTAGE_CTL2 */
102 case 35: /* CM_VOLTAGE_CTL3 */
103 /* ??? Voltage control unimplemented. */
106 cpu_abort (cpu_single_env,
107 "integratorcm_read: Unimplemented offset 0x%x\n", (int)offset);
112 static void integratorcm_do_remap(integratorcm_state *s, int flash)
115 cpu_register_physical_memory(0, 0x100000, IO_MEM_RAM);
117 cpu_register_physical_memory(0, 0x100000, s->flash_offset | IO_MEM_RAM);
119 //??? tlb_flush (cpu_single_env, 1);
122 static void integratorcm_set_ctrl(integratorcm_state *s, uint32_t value)
125 cpu_abort(cpu_single_env, "Board reset\n");
127 if ((s->cm_init ^ value) & 4) {
128 integratorcm_do_remap(s, (value & 4) == 0);
130 if ((s->cm_init ^ value) & 1) {
131 printf("Green LED %s\n", (value & 1) ? "on" : "off");
133 s->cm_init = (s->cm_init & ~ 5) | (value ^ 5);
136 static void integratorcm_update(integratorcm_state *s)
138 /* ??? The CPU irq/fiq is raised when either the core module or base PIC
140 if (s->int_level & (s->irq_enabled | s->fiq_enabled))
141 cpu_abort(cpu_single_env, "Core module interrupt\n");
144 static void integratorcm_write(void *opaque, target_phys_addr_t offset,
147 integratorcm_state *s = (integratorcm_state *)opaque;
148 offset -= 0x10000000;
149 switch (offset >> 2) {
151 if (s->cm_lock == 0xa05f)
154 case 3: /* CM_CTRL */
155 integratorcm_set_ctrl(s, value);
157 case 5: /* CM_LOCK */
158 s->cm_lock = value & 0xffff;
160 case 7: /* CM_AUXOSC */
161 if (s->cm_lock == 0xa05f)
162 s->cm_auxosc = value;
164 case 8: /* CM_SDRAM */
167 case 9: /* CM_INIT */
168 /* ??? This can change the memory bus frequency. */
171 case 12: /* CM_FLAGSS */
172 s->cm_flags |= value;
174 case 13: /* CM_FLAGSC */
175 s->cm_flags &= ~value;
177 case 14: /* CM_NVFLAGSS */
178 s->cm_nvflags |= value;
180 case 15: /* CM_NVFLAGSS */
181 s->cm_nvflags &= ~value;
183 case 18: /* CM_IRQ_ENSET */
184 s->irq_enabled |= value;
185 integratorcm_update(s);
187 case 19: /* CM_IRQ_ENCLR */
188 s->irq_enabled &= ~value;
189 integratorcm_update(s);
191 case 20: /* CM_SOFT_INTSET */
192 s->int_level |= (value & 1);
193 integratorcm_update(s);
195 case 21: /* CM_SOFT_INTCLR */
196 s->int_level &= ~(value & 1);
197 integratorcm_update(s);
199 case 26: /* CM_FIQ_ENSET */
200 s->fiq_enabled |= value;
201 integratorcm_update(s);
203 case 27: /* CM_FIQ_ENCLR */
204 s->fiq_enabled &= ~value;
205 integratorcm_update(s);
207 case 32: /* CM_VOLTAGE_CTL0 */
208 case 33: /* CM_VOLTAGE_CTL1 */
209 case 34: /* CM_VOLTAGE_CTL2 */
210 case 35: /* CM_VOLTAGE_CTL3 */
211 /* ??? Voltage control unimplemented. */
214 cpu_abort (cpu_single_env,
215 "integratorcm_write: Unimplemented offset 0x%x\n", (int)offset);
220 /* Integrator/CM control registers. */
222 static CPUReadMemoryFunc *integratorcm_readfn[] = {
228 static CPUWriteMemoryFunc *integratorcm_writefn[] = {
234 static void integratorcm_init(int memsz, uint32_t flash_offset)
237 integratorcm_state *s;
239 s = (integratorcm_state *)qemu_mallocz(sizeof(integratorcm_state));
240 s->cm_osc = 0x01000048;
241 /* ??? What should the high bits of this value be? */
242 s->cm_auxosc = 0x0007feff;
243 s->cm_sdram = 0x00011122;
245 integrator_spd[31] = 64;
247 } else if (memsz >= 128) {
248 integrator_spd[31] = 32;
250 } else if (memsz >= 64) {
251 integrator_spd[31] = 16;
253 } else if (memsz >= 32) {
254 integrator_spd[31] = 4;
257 integrator_spd[31] = 2;
259 memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
260 s->cm_init = 0x00000112;
261 s->flash_offset = flash_offset;
263 iomemtype = cpu_register_io_memory(0, integratorcm_readfn,
264 integratorcm_writefn, s);
265 cpu_register_physical_memory(0x10000000, 0x00800000, iomemtype);
266 integratorcm_do_remap(s, 1);
267 /* ??? Save/restore. */
270 /* Integrator/CP hardware emulation. */
271 /* Primary interrupt controller. */
273 typedef struct icp_pic_state
277 uint32_t irq_enabled;
278 uint32_t fiq_enabled;
283 static void icp_pic_update(icp_pic_state *s)
287 flags = (s->level & s->irq_enabled);
288 qemu_set_irq(s->parent_irq, flags != 0);
289 flags = (s->level & s->fiq_enabled);
290 qemu_set_irq(s->parent_fiq, flags != 0);
293 static void icp_pic_set_irq(void *opaque, int irq, int level)
295 icp_pic_state *s = (icp_pic_state *)opaque;
297 s->level |= 1 << irq;
299 s->level &= ~(1 << irq);
303 static uint32_t icp_pic_read(void *opaque, target_phys_addr_t offset)
305 icp_pic_state *s = (icp_pic_state *)opaque;
308 switch (offset >> 2) {
309 case 0: /* IRQ_STATUS */
310 return s->level & s->irq_enabled;
311 case 1: /* IRQ_RAWSTAT */
313 case 2: /* IRQ_ENABLESET */
314 return s->irq_enabled;
315 case 4: /* INT_SOFTSET */
317 case 8: /* FRQ_STATUS */
318 return s->level & s->fiq_enabled;
319 case 9: /* FRQ_RAWSTAT */
321 case 10: /* FRQ_ENABLESET */
322 return s->fiq_enabled;
323 case 3: /* IRQ_ENABLECLR */
324 case 5: /* INT_SOFTCLR */
325 case 11: /* FRQ_ENABLECLR */
327 printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
332 static void icp_pic_write(void *opaque, target_phys_addr_t offset,
335 icp_pic_state *s = (icp_pic_state *)opaque;
338 switch (offset >> 2) {
339 case 2: /* IRQ_ENABLESET */
340 s->irq_enabled |= value;
342 case 3: /* IRQ_ENABLECLR */
343 s->irq_enabled &= ~value;
345 case 4: /* INT_SOFTSET */
347 icp_pic_set_irq(s, 0, 1);
349 case 5: /* INT_SOFTCLR */
351 icp_pic_set_irq(s, 0, 0);
353 case 10: /* FRQ_ENABLESET */
354 s->fiq_enabled |= value;
356 case 11: /* FRQ_ENABLECLR */
357 s->fiq_enabled &= ~value;
359 case 0: /* IRQ_STATUS */
360 case 1: /* IRQ_RAWSTAT */
361 case 8: /* FRQ_STATUS */
362 case 9: /* FRQ_RAWSTAT */
364 printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
370 static CPUReadMemoryFunc *icp_pic_readfn[] = {
376 static CPUWriteMemoryFunc *icp_pic_writefn[] = {
382 static qemu_irq *icp_pic_init(uint32_t base,
383 qemu_irq parent_irq, qemu_irq parent_fiq)
389 s = (icp_pic_state *)qemu_mallocz(sizeof(icp_pic_state));
392 qi = qemu_allocate_irqs(icp_pic_set_irq, s, 32);
394 s->parent_irq = parent_irq;
395 s->parent_fiq = parent_fiq;
396 iomemtype = cpu_register_io_memory(0, icp_pic_readfn,
398 cpu_register_physical_memory(base, 0x00800000, iomemtype);
399 /* ??? Save/restore. */
403 /* CP control registers. */
408 static uint32_t icp_control_read(void *opaque, target_phys_addr_t offset)
410 icp_control_state *s = (icp_control_state *)opaque;
412 switch (offset >> 2) {
413 case 0: /* CP_IDFIELD */
415 case 1: /* CP_FLASHPROG */
417 case 2: /* CP_INTREG */
419 case 3: /* CP_DECODE */
422 cpu_abort (cpu_single_env, "icp_control_read: Bad offset %x\n",
428 static void icp_control_write(void *opaque, target_phys_addr_t offset,
431 icp_control_state *s = (icp_control_state *)opaque;
433 switch (offset >> 2) {
434 case 1: /* CP_FLASHPROG */
435 case 2: /* CP_INTREG */
436 case 3: /* CP_DECODE */
437 /* Nothing interesting implemented yet. */
440 cpu_abort (cpu_single_env, "icp_control_write: Bad offset %x\n",
444 static CPUReadMemoryFunc *icp_control_readfn[] = {
450 static CPUWriteMemoryFunc *icp_control_writefn[] = {
456 static void icp_control_init(uint32_t base)
459 icp_control_state *s;
461 s = (icp_control_state *)qemu_mallocz(sizeof(icp_control_state));
462 iomemtype = cpu_register_io_memory(0, icp_control_readfn,
463 icp_control_writefn, s);
464 cpu_register_physical_memory(base, 0x00800000, iomemtype);
466 /* ??? Save/restore. */
472 static struct arm_boot_info integrator_binfo = {
477 static void integratorcp_init(int ram_size, int vga_ram_size,
478 const char *boot_device, DisplayState *ds,
479 const char *kernel_filename, const char *kernel_cmdline,
480 const char *initrd_filename, const char *cpu_model)
483 uint32_t bios_offset;
489 cpu_model = "arm926";
490 env = cpu_init(cpu_model);
492 fprintf(stderr, "Unable to find CPU definition\n");
495 bios_offset = ram_size + vga_ram_size;
496 /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
497 /* ??? RAM shoud repeat to fill physical memory space. */
498 /* SDRAM at address zero*/
499 cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
500 /* And again at address 0x80000000 */
501 cpu_register_physical_memory(0x80000000, ram_size, IO_MEM_RAM);
503 integratorcm_init(ram_size >> 20, bios_offset);
504 cpu_pic = arm_pic_init_cpu(env);
505 pic = icp_pic_init(0x14000000, cpu_pic[ARM_PIC_CPU_IRQ],
506 cpu_pic[ARM_PIC_CPU_FIQ]);
507 icp_pic_init(0xca000000, pic[26], NULL);
508 icp_pit_init(0x13000000, pic, 5);
509 pl031_init(0x15000000, pic[8]);
510 pl011_init(0x16000000, pic[1], serial_hds[0], PL011_ARM);
511 pl011_init(0x17000000, pic[2], serial_hds[1], PL011_ARM);
512 icp_control_init(0xcb000000);
513 pl050_init(0x18000000, pic[3], 0);
514 pl050_init(0x19000000, pic[4], 1);
515 sd = drive_get_index(IF_SD, 0, 0);
517 fprintf(stderr, "qemu: missing SecureDigital card\n");
520 pl181_init(0x1c000000, drives_table[sd].bdrv, pic[23], pic[24]);
521 if (nd_table[0].vlan) {
522 if (nd_table[0].model == NULL
523 || strcmp(nd_table[0].model, "smc91c111") == 0) {
524 smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
525 } else if (strcmp(nd_table[0].model, "?") == 0) {
526 fprintf(stderr, "qemu: Supported NICs: smc91c111\n");
529 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
533 pl110_init(ds, 0xc0000000, pic[22], 0);
535 integrator_binfo.ram_size = ram_size;
536 integrator_binfo.kernel_filename = kernel_filename;
537 integrator_binfo.kernel_cmdline = kernel_cmdline;
538 integrator_binfo.initrd_filename = initrd_filename;
539 arm_load_kernel(env, &integrator_binfo);
542 QEMUMachine integratorcp_machine = {
544 "ARM Integrator/CP (ARM926EJ-S)",