2 * ARM AMBA PrimeCell PL031 RTC
4 * Copyright (c) 2007 CodeSourcery
6 * This file is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
17 #define DPRINTF(fmt, args...) \
18 do { printf("pl031: " fmt , ##args); } while (0)
20 #define DPRINTF(fmt, args...) do {} while(0)
23 #define RTC_DR 0x00 /* Data read register */
24 #define RTC_MR 0x04 /* Match register */
25 #define RTC_LR 0x08 /* Data load register */
26 #define RTC_CR 0x0c /* Control register */
27 #define RTC_IMSC 0x10 /* Interrupt mask and set register */
28 #define RTC_RIS 0x14 /* Raw interrupt status register */
29 #define RTC_MIS 0x18 /* Masked interrupt status register */
30 #define RTC_ICR 0x1c /* Interrupt clear register */
47 static const unsigned char pl031_id[] = {
48 0x31, 0x10, 0x14, 0x00, /* Device ID */
49 0x0d, 0xf0, 0x05, 0xb1 /* Cell ID */
52 static void pl031_update(pl031_state *s)
54 qemu_set_irq(s->irq, s->is & s->im);
57 static void pl031_interrupt(void * opaque)
59 pl031_state *s = (pl031_state *)opaque;
62 DPRINTF("Alarm raised\n");
66 static uint32_t pl031_get_count(pl031_state *s)
68 /* This assumes qemu_get_clock returns the time since the machine was
70 return s->tick_offset + qemu_get_clock(vm_clock) / ticks_per_sec;
73 static void pl031_set_alarm(pl031_state *s)
78 now = qemu_get_clock(vm_clock);
79 ticks = s->tick_offset + now / ticks_per_sec;
81 /* The timer wraps around. This subtraction also wraps in the same way,
82 and gives correct results when alarm < now_ticks. */
83 ticks = s->mr - ticks;
84 DPRINTF("Alarm set in %ud ticks\n", ticks);
86 qemu_del_timer(s->timer);
89 qemu_mod_timer(s->timer, now + (int64_t)ticks * ticks_per_sec);
93 static uint32_t pl031_read(void *opaque, target_phys_addr_t offset)
95 pl031_state *s = (pl031_state *)opaque;
99 if (offset >= 0xfe0 && offset < 0x1000)
100 return pl031_id[(offset - 0xfe0) >> 2];
104 return pl031_get_count(s);
114 /* RTC is permanently enabled. */
117 return s->is & s->im;
119 fprintf(stderr, "qemu: pl031_read: Unexpected offset 0x%x\n",
123 cpu_abort(cpu_single_env, "pl031_read: Bad offset 0x%x\n",
131 static void pl031_write(void * opaque, target_phys_addr_t offset,
134 pl031_state *s = (pl031_state *)opaque;
140 s->tick_offset += value - pl031_get_count(s);
149 DPRINTF("Interrupt mask %d\n", s->im);
153 /* The PL031 documentation (DDI0224B) states that the interupt is
154 cleared when bit 0 of the written value is set. However the
155 arm926e documentation (DDI0287B) states that the interrupt is
156 cleared when any value is written. */
157 DPRINTF("Interrupt cleared");
162 /* Written value is ignored. */
168 fprintf(stderr, "qemu: pl031_write: Unexpected offset 0x%x\n",
173 cpu_abort(cpu_single_env, "pl031_write: Bad offset 0x%x\n",
179 static CPUWriteMemoryFunc * pl031_writefn[] = {
185 static CPUReadMemoryFunc * pl031_readfn[] = {
191 void pl031_init(uint32_t base, qemu_irq irq)
198 s = qemu_mallocz(sizeof(pl031_state));
200 cpu_abort(cpu_single_env, "pl031_init: Out of memory\n");
202 iomemtype = cpu_register_io_memory(0, pl031_readfn, pl031_writefn, s);
204 cpu_abort(cpu_single_env, "pl031_init: Can't register I/O memory\n");
206 cpu_register_physical_memory(base, 0x00001000, iomemtype);
210 /* ??? We assume vm_clock is zero at this point. */
216 s->tick_offset = mktime(tm);
218 s->timer = qemu_new_timer(vm_clock, pl031_interrupt, s);