2 * Samsung exynos4210 Pulse Width Modulation Timer
4 * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
17 * See the GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 #include "hw/sysbus.h"
24 #include "qemu/timer.h"
25 #include "qemu-common.h"
26 #include "hw/ptimer.h"
28 #include "hw/arm/exynos4210.h"
33 #define DPRINTF(fmt, ...) \
34 do { fprintf(stdout, "PWM: [%24s:%5d] " fmt, __func__, __LINE__, \
35 ## __VA_ARGS__); } while (0)
37 #define DPRINTF(fmt, ...) do {} while (0)
40 #define EXYNOS4210_PWM_TIMERS_NUM 5
41 #define EXYNOS4210_PWM_REG_MEM_SIZE 0x50
60 #define TINT_CSTAT 0x0044
62 #define TCNTB(x) (0xC * (x))
63 #define TCMPB(x) (0xC * (x) + 1)
64 #define TCNTO(x) (0xC * (x) + 2)
66 #define GET_PRESCALER(reg, x) (((reg) & (0xFF << (8 * (x)))) >> 8 * (x))
67 #define GET_DIVIDER(reg, x) (1 << (((reg) & (0xF << (4 * (x)))) >> (4 * (x))))
70 * Attention! Timer4 doesn't have OUTPUT_INVERTER,
71 * so Auto Reload bit is not accessible by macros!
73 #define TCON_TIMER_BASE(x) (((x) ? 1 : 0) * 4 + 4 * (x))
74 #define TCON_TIMER_START(x) (1 << (TCON_TIMER_BASE(x) + 0))
75 #define TCON_TIMER_MANUAL_UPD(x) (1 << (TCON_TIMER_BASE(x) + 1))
76 #define TCON_TIMER_OUTPUT_INV(x) (1 << (TCON_TIMER_BASE(x) + 2))
77 #define TCON_TIMER_AUTO_RELOAD(x) (1 << (TCON_TIMER_BASE(x) + 3))
78 #define TCON_TIMER4_AUTO_RELOAD (1 << 22)
80 #define TINT_CSTAT_STATUS(x) (1 << (5 + (x)))
81 #define TINT_CSTAT_ENABLE(x) (1 << (x))
85 uint32_t id; /* timer id */
86 qemu_irq irq; /* local timer irq */
87 uint32_t freq; /* timer frequency */
89 /* use ptimer.c to represent count down timer */
90 ptimer_state *ptimer; /* timer */
93 uint32_t reg_tcntb; /* counter register buffer */
94 uint32_t reg_tcmpb; /* compare register buffer */
96 struct Exynos4210PWMState *parent;
100 #define TYPE_EXYNOS4210_PWM "exynos4210.pwm"
101 #define EXYNOS4210_PWM(obj) \
102 OBJECT_CHECK(Exynos4210PWMState, (obj), TYPE_EXYNOS4210_PWM)
104 typedef struct Exynos4210PWMState {
105 SysBusDevice parent_obj;
109 uint32_t reg_tcfg[2];
111 uint32_t reg_tint_cstat;
113 Exynos4210PWM timer[EXYNOS4210_PWM_TIMERS_NUM];
115 } Exynos4210PWMState;
118 static const VMStateDescription vmstate_exynos4210_pwm = {
119 .name = "exynos4210.pwm.pwm",
121 .minimum_version_id = 1,
122 .minimum_version_id_old = 1,
123 .fields = (VMStateField[]) {
124 VMSTATE_UINT32(id, Exynos4210PWM),
125 VMSTATE_UINT32(freq, Exynos4210PWM),
126 VMSTATE_PTIMER(ptimer, Exynos4210PWM),
127 VMSTATE_UINT32(reg_tcntb, Exynos4210PWM),
128 VMSTATE_UINT32(reg_tcmpb, Exynos4210PWM),
129 VMSTATE_END_OF_LIST()
133 static const VMStateDescription vmstate_exynos4210_pwm_state = {
134 .name = "exynos4210.pwm",
136 .minimum_version_id = 1,
137 .minimum_version_id_old = 1,
138 .fields = (VMStateField[]) {
139 VMSTATE_UINT32_ARRAY(reg_tcfg, Exynos4210PWMState, 2),
140 VMSTATE_UINT32(reg_tcon, Exynos4210PWMState),
141 VMSTATE_UINT32(reg_tint_cstat, Exynos4210PWMState),
142 VMSTATE_STRUCT_ARRAY(timer, Exynos4210PWMState,
143 EXYNOS4210_PWM_TIMERS_NUM, 0,
144 vmstate_exynos4210_pwm, Exynos4210PWM),
145 VMSTATE_END_OF_LIST()
150 * PWM update frequency
152 static void exynos4210_pwm_update_freq(Exynos4210PWMState *s, uint32_t id)
155 freq = s->timer[id].freq;
157 s->timer[id].freq = 24000000 /
158 ((GET_PRESCALER(s->reg_tcfg[0], 1) + 1) *
159 (GET_DIVIDER(s->reg_tcfg[1], id)));
161 s->timer[id].freq = 24000000 /
162 ((GET_PRESCALER(s->reg_tcfg[0], 0) + 1) *
163 (GET_DIVIDER(s->reg_tcfg[1], id)));
166 if (freq != s->timer[id].freq) {
167 ptimer_set_freq(s->timer[id].ptimer, s->timer[id].freq);
168 DPRINTF("freq=%dHz\n", s->timer[id].freq);
173 * Counter tick handler
175 static void exynos4210_pwm_tick(void *opaque)
177 Exynos4210PWM *s = (Exynos4210PWM *)opaque;
178 Exynos4210PWMState *p = (Exynos4210PWMState *)s->parent;
182 DPRINTF("timer %d tick\n", id);
185 p->reg_tint_cstat |= TINT_CSTAT_STATUS(id);
188 if (p->reg_tint_cstat & TINT_CSTAT_ENABLE(id)) {
189 DPRINTF("timer %d IRQ\n", id);
190 qemu_irq_raise(p->timer[id].irq);
195 cmp = p->reg_tcon & TCON_TIMER_AUTO_RELOAD(id);
197 cmp = p->reg_tcon & TCON_TIMER4_AUTO_RELOAD;
201 DPRINTF("auto reload timer %d count to %x\n", id,
202 p->timer[id].reg_tcntb);
203 ptimer_set_count(p->timer[id].ptimer, p->timer[id].reg_tcntb);
204 ptimer_run(p->timer[id].ptimer, 1);
206 /* stop timer, set status to STOP, see Basic Timer Operation */
207 p->reg_tcon &= ~TCON_TIMER_START(id);
208 ptimer_stop(p->timer[id].ptimer);
215 static uint64_t exynos4210_pwm_read(void *opaque, hwaddr offset,
218 Exynos4210PWMState *s = (Exynos4210PWMState *)opaque;
223 case TCFG0: case TCFG1:
224 index = (offset - TCFG0) >> 2;
225 value = s->reg_tcfg[index];
232 case TCNTB0: case TCNTB1:
233 case TCNTB2: case TCNTB3: case TCNTB4:
234 index = (offset - TCNTB0) / 0xC;
235 value = s->timer[index].reg_tcntb;
238 case TCMPB0: case TCMPB1:
239 case TCMPB2: case TCMPB3:
240 index = (offset - TCMPB0) / 0xC;
241 value = s->timer[index].reg_tcmpb;
244 case TCNTO0: case TCNTO1:
245 case TCNTO2: case TCNTO3: case TCNTO4:
246 index = (offset == TCNTO4) ? 4 : (offset - TCNTO0) / 0xC;
247 value = ptimer_get_count(s->timer[index].ptimer);
251 value = s->reg_tint_cstat;
256 "[exynos4210.pwm: bad read offset " TARGET_FMT_plx "]\n",
266 static void exynos4210_pwm_write(void *opaque, hwaddr offset,
267 uint64_t value, unsigned size)
269 Exynos4210PWMState *s = (Exynos4210PWMState *)opaque;
275 case TCFG0: case TCFG1:
276 index = (offset - TCFG0) >> 2;
277 s->reg_tcfg[index] = value;
279 /* update timers frequencies */
280 for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
281 exynos4210_pwm_update_freq(s, s->timer[i].id);
286 for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
287 if ((value & TCON_TIMER_MANUAL_UPD(i)) >
288 (s->reg_tcon & TCON_TIMER_MANUAL_UPD(i))) {
290 * TCNTB and TCMPB are loaded into TCNT and TCMP.
294 /* this will start timer to run, this ok, because
295 * during processing start bit timer will be stopped
297 ptimer_set_count(s->timer[i].ptimer, s->timer[i].reg_tcntb);
298 DPRINTF("set timer %d count to %x\n", i,
299 s->timer[i].reg_tcntb);
302 if ((value & TCON_TIMER_START(i)) >
303 (s->reg_tcon & TCON_TIMER_START(i))) {
304 /* changed to start */
305 ptimer_run(s->timer[i].ptimer, 1);
306 DPRINTF("run timer %d\n", i);
309 if ((value & TCON_TIMER_START(i)) <
310 (s->reg_tcon & TCON_TIMER_START(i))) {
311 /* changed to stop */
312 ptimer_stop(s->timer[i].ptimer);
313 DPRINTF("stop timer %d\n", i);
319 case TCNTB0: case TCNTB1:
320 case TCNTB2: case TCNTB3: case TCNTB4:
321 index = (offset - TCNTB0) / 0xC;
322 s->timer[index].reg_tcntb = value;
325 case TCMPB0: case TCMPB1:
326 case TCMPB2: case TCMPB3:
327 index = (offset - TCMPB0) / 0xC;
328 s->timer[index].reg_tcmpb = value;
332 new_val = (s->reg_tint_cstat & 0x3E0) + (0x1F & value);
333 new_val &= ~(0x3E0 & value);
335 for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
336 if ((new_val & TINT_CSTAT_STATUS(i)) <
337 (s->reg_tint_cstat & TINT_CSTAT_STATUS(i))) {
338 qemu_irq_lower(s->timer[i].irq);
342 s->reg_tint_cstat = new_val;
347 "[exynos4210.pwm: bad write offset " TARGET_FMT_plx "]\n",
355 * Set default values to timer fields and registers
357 static void exynos4210_pwm_reset(DeviceState *d)
359 Exynos4210PWMState *s = EXYNOS4210_PWM(d);
361 s->reg_tcfg[0] = 0x0101;
362 s->reg_tcfg[1] = 0x0;
364 s->reg_tint_cstat = 0;
365 for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
366 s->timer[i].reg_tcmpb = 0;
367 s->timer[i].reg_tcntb = 0;
369 exynos4210_pwm_update_freq(s, s->timer[i].id);
370 ptimer_stop(s->timer[i].ptimer);
374 static const MemoryRegionOps exynos4210_pwm_ops = {
375 .read = exynos4210_pwm_read,
376 .write = exynos4210_pwm_write,
377 .endianness = DEVICE_NATIVE_ENDIAN,
381 * PWM timer initialization
383 static int exynos4210_pwm_init(SysBusDevice *dev)
385 Exynos4210PWMState *s = EXYNOS4210_PWM(dev);
389 for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
390 bh = qemu_bh_new(exynos4210_pwm_tick, &s->timer[i]);
391 sysbus_init_irq(dev, &s->timer[i].irq);
392 s->timer[i].ptimer = ptimer_init(bh);
394 s->timer[i].parent = s;
397 memory_region_init_io(&s->iomem, OBJECT(s), &exynos4210_pwm_ops, s,
398 "exynos4210-pwm", EXYNOS4210_PWM_REG_MEM_SIZE);
399 sysbus_init_mmio(dev, &s->iomem);
404 static void exynos4210_pwm_class_init(ObjectClass *klass, void *data)
406 DeviceClass *dc = DEVICE_CLASS(klass);
407 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
409 k->init = exynos4210_pwm_init;
410 dc->reset = exynos4210_pwm_reset;
411 dc->vmsd = &vmstate_exynos4210_pwm_state;
414 static const TypeInfo exynos4210_pwm_info = {
415 .name = TYPE_EXYNOS4210_PWM,
416 .parent = TYPE_SYS_BUS_DEVICE,
417 .instance_size = sizeof(Exynos4210PWMState),
418 .class_init = exynos4210_pwm_class_init,
421 static void exynos4210_pwm_register_types(void)
423 type_register_static(&exynos4210_pwm_info);
426 type_init(exynos4210_pwm_register_types)