2 * i.MX31 Vectored Interrupt Controller
4 * Note this is NOT the PL192 provided by ARM, but
5 * a custom implementation by Freescale.
7 * Copyright (c) 2008 OKL
8 * Copyright (c) 2011 NICTA Pty Ltd
9 * Originally written by Hans Jiang
11 * This code is licensed under the GPL version 2 or later. See
12 * the COPYING file in the top-level directory.
14 * TODO: implement vectors.
18 #include "hw/sysbus.h"
19 #include "qemu/host-utils.h"
22 #undef DEBUG_INT /* comment out for debugging */
25 #define DPRINTF(fmt, args...) \
26 do { printf("imx_avic: " fmt , ##args); } while (0)
28 #define DPRINTF(fmt, args...) do {} while (0)
32 * Define to 1 for messages about attempts to
33 * access unimplemented registers or similar.
35 #define DEBUG_IMPLEMENTATION 1
36 #if DEBUG_IMPLEMENTATION
37 # define IPRINTF(fmt, args...) \
38 do { fprintf(stderr, "imx_avic: " fmt, ##args); } while (0)
40 # define IPRINTF(fmt, args...) do {} while (0)
43 #define IMX_AVIC_NUM_IRQS 64
45 /* Interrupt Control Bits */
46 #define ABFLAG (1<<25)
48 #define NIDIS (1<<22) /* Normal Interrupt disable */
49 #define FIDIS (1<<21) /* Fast interrupt disable */
50 #define NIAD (1<<20) /* Normal Interrupt Arbiter Rise ARM level */
51 #define FIAD (1<<19) /* Fast Interrupt Arbiter Rise ARM level */
52 #define NM (1<<18) /* Normal interrupt mode */
55 #define PRIO_PER_WORD (sizeof(uint32_t) * 8 / 4)
56 #define PRIO_WORDS (IMX_AVIC_NUM_IRQS/PRIO_PER_WORD)
58 #define TYPE_IMX_AVIC "imx_avic"
59 #define IMX_AVIC(obj) \
60 OBJECT_CHECK(IMXAVICState, (obj), TYPE_IMX_AVIC)
62 typedef struct IMXAVICState {
63 SysBusDevice parent_obj;
73 uint32_t prio[PRIO_WORDS]; /* Priorities are 4-bits each */
76 static const VMStateDescription vmstate_imx_avic = {
79 .minimum_version_id = 1,
80 .fields = (VMStateField[]) {
81 VMSTATE_UINT64(pending, IMXAVICState),
82 VMSTATE_UINT64(enabled, IMXAVICState),
83 VMSTATE_UINT64(is_fiq, IMXAVICState),
84 VMSTATE_UINT32(intcntl, IMXAVICState),
85 VMSTATE_UINT32(intmask, IMXAVICState),
86 VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
93 static inline int imx_avic_prio(IMXAVICState *s, int irq)
95 uint32_t word = irq / PRIO_PER_WORD;
96 uint32_t part = 4 * (irq % PRIO_PER_WORD);
97 return 0xf & (s->prio[word] >> part);
100 /* Update interrupts. */
101 static void imx_avic_update(IMXAVICState *s)
104 uint64_t new = s->pending & s->enabled;
107 flags = new & s->is_fiq;
108 qemu_set_irq(s->fiq, !!flags);
110 flags = new & ~s->is_fiq;
111 if (!flags || (s->intmask == 0x1f)) {
112 qemu_set_irq(s->irq, !!flags);
117 * Take interrupt if there's a pending interrupt with
118 * priority higher than the value of intmask
120 for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
121 if (flags & (1UL << i)) {
122 if (imx_avic_prio(s, i) > s->intmask) {
123 qemu_set_irq(s->irq, 1);
128 qemu_set_irq(s->irq, 0);
131 static void imx_avic_set_irq(void *opaque, int irq, int level)
133 IMXAVICState *s = (IMXAVICState *)opaque;
136 DPRINTF("Raising IRQ %d, prio %d\n",
137 irq, imx_avic_prio(s, irq));
138 s->pending |= (1ULL << irq);
140 DPRINTF("Clearing IRQ %d, prio %d\n",
141 irq, imx_avic_prio(s, irq));
142 s->pending &= ~(1ULL << irq);
149 static uint64_t imx_avic_read(void *opaque,
150 hwaddr offset, unsigned size)
152 IMXAVICState *s = (IMXAVICState *)opaque;
155 DPRINTF("read(offset = 0x%x)\n", offset >> 2);
156 switch (offset >> 2) {
157 case 0: /* INTCNTL */
160 case 1: /* Normal Interrupt Mask Register, NIMASK */
163 case 2: /* Interrupt Enable Number Register, INTENNUM */
164 case 3: /* Interrupt Disable Number Register, INTDISNUM */
167 case 4: /* Interrupt Enabled Number Register High */
168 return s->enabled >> 32;
170 case 5: /* Interrupt Enabled Number Register Low */
171 return s->enabled & 0xffffffffULL;
173 case 6: /* Interrupt Type Register High */
174 return s->is_fiq >> 32;
176 case 7: /* Interrupt Type Register Low */
177 return s->is_fiq & 0xffffffffULL;
179 case 8: /* Normal Interrupt Priority Register 7 */
180 case 9: /* Normal Interrupt Priority Register 6 */
181 case 10:/* Normal Interrupt Priority Register 5 */
182 case 11:/* Normal Interrupt Priority Register 4 */
183 case 12:/* Normal Interrupt Priority Register 3 */
184 case 13:/* Normal Interrupt Priority Register 2 */
185 case 14:/* Normal Interrupt Priority Register 1 */
186 case 15:/* Normal Interrupt Priority Register 0 */
187 return s->prio[15-(offset>>2)];
189 case 16: /* Normal interrupt vector and status register */
192 * This returns the highest priority
193 * outstanding interrupt. Where there is more than
194 * one pending IRQ with the same priority,
195 * take the highest numbered one.
197 uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
201 for (i = 63; i >= 0; --i) {
202 if (flags & (1ULL<<i)) {
203 int irq_prio = imx_avic_prio(s, i);
204 if (irq_prio > prio) {
211 imx_avic_set_irq(s, irq, 0);
212 return irq << 16 | prio;
214 return 0xffffffffULL;
216 case 17:/* Fast Interrupt vector and status register */
218 uint64_t flags = s->pending & s->enabled & s->is_fiq;
219 int i = ctz64(flags);
221 imx_avic_set_irq(opaque, i, 0);
224 return 0xffffffffULL;
226 case 18:/* Interrupt source register high */
227 return s->pending >> 32;
229 case 19:/* Interrupt source register low */
230 return s->pending & 0xffffffffULL;
232 case 20:/* Interrupt Force Register high */
233 case 21:/* Interrupt Force Register low */
236 case 22:/* Normal Interrupt Pending Register High */
237 return (s->pending & s->enabled & ~s->is_fiq) >> 32;
239 case 23:/* Normal Interrupt Pending Register Low */
240 return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
242 case 24: /* Fast Interrupt Pending Register High */
243 return (s->pending & s->enabled & s->is_fiq) >> 32;
245 case 25: /* Fast Interrupt Pending Register Low */
246 return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
248 case 0x40: /* AVIC vector 0, use for WFI WAR */
252 IPRINTF("imx_avic_read: Bad offset 0x%x\n", (int)offset);
257 static void imx_avic_write(void *opaque, hwaddr offset,
258 uint64_t val, unsigned size)
260 IMXAVICState *s = (IMXAVICState *)opaque;
262 /* Vector Registers not yet supported */
263 if (offset >= 0x100 && offset <= 0x2fc) {
264 IPRINTF("imx_avic_write to vector register %d ignored\n",
265 (unsigned int)((offset - 0x100) >> 2));
269 DPRINTF("imx_avic_write(0x%x) = %x\n",
270 (unsigned int)offset>>2, (unsigned int)val);
271 switch (offset >> 2) {
272 case 0: /* Interrupt Control Register, INTCNTL */
273 s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
274 if (s->intcntl & ABFEN) {
275 s->intcntl &= ~(val & ABFLAG);
279 case 1: /* Normal Interrupt Mask Register, NIMASK */
280 s->intmask = val & 0x1f;
283 case 2: /* Interrupt Enable Number Register, INTENNUM */
284 DPRINTF("enable(%d)\n", (int)val);
286 s->enabled |= (1ULL << val);
289 case 3: /* Interrupt Disable Number Register, INTDISNUM */
290 DPRINTF("disable(%d)\n", (int)val);
292 s->enabled &= ~(1ULL << val);
295 case 4: /* Interrupt Enable Number Register High */
296 s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
299 case 5: /* Interrupt Enable Number Register Low */
300 s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
303 case 6: /* Interrupt Type Register High */
304 s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
307 case 7: /* Interrupt Type Register Low */
308 s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
311 case 8: /* Normal Interrupt Priority Register 7 */
312 case 9: /* Normal Interrupt Priority Register 6 */
313 case 10:/* Normal Interrupt Priority Register 5 */
314 case 11:/* Normal Interrupt Priority Register 4 */
315 case 12:/* Normal Interrupt Priority Register 3 */
316 case 13:/* Normal Interrupt Priority Register 2 */
317 case 14:/* Normal Interrupt Priority Register 1 */
318 case 15:/* Normal Interrupt Priority Register 0 */
319 s->prio[15-(offset>>2)] = val;
322 /* Read-only registers, writes ignored */
323 case 16:/* Normal Interrupt Vector and Status register */
324 case 17:/* Fast Interrupt vector and status register */
325 case 18:/* Interrupt source register high */
326 case 19:/* Interrupt source register low */
329 case 20:/* Interrupt Force Register high */
330 s->pending = (s->pending & 0xffffffffULL) | (val << 32);
333 case 21:/* Interrupt Force Register low */
334 s->pending = (s->pending & 0xffffffff00000000ULL) | val;
337 case 22:/* Normal Interrupt Pending Register High */
338 case 23:/* Normal Interrupt Pending Register Low */
339 case 24: /* Fast Interrupt Pending Register High */
340 case 25: /* Fast Interrupt Pending Register Low */
344 IPRINTF("imx_avic_write: Bad offset %x\n", (int)offset);
349 static const MemoryRegionOps imx_avic_ops = {
350 .read = imx_avic_read,
351 .write = imx_avic_write,
352 .endianness = DEVICE_NATIVE_ENDIAN,
355 static void imx_avic_reset(DeviceState *dev)
357 IMXAVICState *s = IMX_AVIC(dev);
364 memset(s->prio, 0, sizeof s->prio);
367 static int imx_avic_init(SysBusDevice *sbd)
369 DeviceState *dev = DEVICE(sbd);
370 IMXAVICState *s = IMX_AVIC(dev);
372 memory_region_init_io(&s->iomem, OBJECT(s), &imx_avic_ops, s,
374 sysbus_init_mmio(sbd, &s->iomem);
376 qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
377 sysbus_init_irq(sbd, &s->irq);
378 sysbus_init_irq(sbd, &s->fiq);
384 static void imx_avic_class_init(ObjectClass *klass, void *data)
386 DeviceClass *dc = DEVICE_CLASS(klass);
387 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
388 k->init = imx_avic_init;
389 dc->vmsd = &vmstate_imx_avic;
390 dc->reset = imx_avic_reset;
391 dc->desc = "i.MX Advanced Vector Interrupt Controller";
394 static const TypeInfo imx_avic_info = {
395 .name = TYPE_IMX_AVIC,
396 .parent = TYPE_SYS_BUS_DEVICE,
397 .instance_size = sizeof(IMXAVICState),
398 .class_init = imx_avic_class_init,
401 static void imx_avic_register_types(void)
403 type_register_static(&imx_avic_info);
406 type_init(imx_avic_register_types)