2 * QEMU 8259 interrupt controller emulation
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
26 #include "hw/intc/i8259.h"
28 #include "hw/isa/isa.h"
29 #include "qemu/timer.h"
31 #include "hw/isa/i8259_internal.h"
33 #include "qom/object.h"
38 //#define DEBUG_IRQ_LATENCY
40 #define TYPE_I8259 "isa-i8259"
41 typedef struct PICClass PICClass;
42 DECLARE_CLASS_CHECKERS(PICClass, PIC,
47 * @parent_realize: The parent's realizefn.
50 PICCommonClass parent_class;
52 DeviceRealize parent_realize;
55 #ifdef DEBUG_IRQ_LATENCY
56 static int64_t irq_time[16];
59 static PICCommonState *slave_pic;
61 /* return the highest priority found in mask (highest = smallest
62 number). Return 8 if no irq */
63 static int get_priority(PICCommonState *s, int mask)
71 while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) {
77 /* return the pic wanted interrupt. return -1 if none */
78 static int pic_get_irq(PICCommonState *s)
80 int mask, cur_priority, priority;
82 mask = s->irr & ~s->imr;
83 priority = get_priority(s, mask);
87 /* compute current priority. If special fully nested mode on the
88 master, the IRQ coming from the slave is not taken into account
89 for the priority computation. */
91 if (s->special_mask) {
94 if (s->special_fully_nested_mode && s->master) {
97 cur_priority = get_priority(s, mask);
98 if (priority < cur_priority) {
99 /* higher priority found: an irq should be generated */
100 return (priority + s->priority_add) & 7;
106 /* Update INT output. Must be called every time the output may have changed. */
107 static void pic_update_irq(PICCommonState *s)
111 irq = pic_get_irq(s);
113 trace_pic_update_irq(s->master, s->imr, s->irr, s->priority_add);
114 qemu_irq_raise(s->int_out[0]);
116 qemu_irq_lower(s->int_out[0]);
120 /* set irq level. If an edge is detected, then the IRR is set to 1 */
121 static void pic_set_irq(void *opaque, int irq, int level)
123 PICCommonState *s = opaque;
125 int irq_index = s->master ? irq : irq + 8;
127 trace_pic_set_irq(s->master, irq, level);
128 pic_stat_update_irq(irq_index, level);
130 #ifdef DEBUG_IRQ_LATENCY
132 irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
136 if (s->elcr & mask) {
137 /* level triggered */
143 s->last_irr &= ~mask;
148 if ((s->last_irr & mask) == 0) {
153 s->last_irr &= ~mask;
159 /* acknowledge interrupt 'irq' */
160 static void pic_intack(PICCommonState *s, int irq)
163 if (s->rotate_on_auto_eoi) {
164 s->priority_add = (irq + 1) & 7;
167 s->isr |= (1 << irq);
169 /* We don't clear a level sensitive interrupt here */
170 if (!(s->elcr & (1 << irq))) {
171 s->irr &= ~(1 << irq);
176 int pic_read_irq(DeviceState *d)
178 PICCommonState *s = PIC_COMMON(d);
179 int irq, irq2, intno;
181 irq = pic_get_irq(s);
184 irq2 = pic_get_irq(slave_pic);
186 pic_intack(slave_pic, irq2);
188 /* spurious IRQ on slave controller */
191 intno = slave_pic->irq_base + irq2;
193 intno = s->irq_base + irq;
197 /* spurious IRQ on host controller */
199 intno = s->irq_base + irq;
206 #ifdef DEBUG_IRQ_LATENCY
207 printf("IRQ%d latency=%0.3fus\n",
209 (double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
210 irq_time[irq]) * 1000000.0 / NANOSECONDS_PER_SECOND);
213 trace_pic_interrupt(irq, intno);
217 static void pic_init_reset(PICCommonState *s)
223 static void pic_reset(DeviceState *dev)
225 PICCommonState *s = PIC_COMMON(dev);
231 static void pic_ioport_write(void *opaque, hwaddr addr64,
232 uint64_t val64, unsigned size)
234 PICCommonState *s = opaque;
235 uint32_t addr = addr64;
236 uint32_t val = val64;
237 int priority, cmd, irq;
239 trace_pic_ioport_write(s->master, addr, val);
246 s->single_mode = val & 2;
248 qemu_log_mask(LOG_UNIMP,
249 "i8259: level sensitive irq not supported\n");
251 } else if (val & 0x08) {
256 s->read_reg_select = val & 1;
259 s->special_mask = (val >> 5) & 1;
266 s->rotate_on_auto_eoi = cmd >> 2;
268 case 1: /* end of interrupt */
270 priority = get_priority(s, s->isr);
272 irq = (priority + s->priority_add) & 7;
273 s->isr &= ~(1 << irq);
275 s->priority_add = (irq + 1) & 7;
282 s->isr &= ~(1 << irq);
286 s->priority_add = (val + 1) & 7;
291 s->isr &= ~(1 << irq);
292 s->priority_add = (irq + 1) & 7;
301 switch (s->init_state) {
308 s->irq_base = val & 0xf8;
309 s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2;
319 s->special_fully_nested_mode = (val >> 4) & 1;
320 s->auto_eoi = (val >> 1) & 1;
327 static uint64_t pic_ioport_read(void *opaque, hwaddr addr,
330 PICCommonState *s = opaque;
334 ret = pic_get_irq(s);
344 if (s->read_reg_select) {
353 trace_pic_ioport_read(s->master, addr, ret);
357 int pic_get_output(DeviceState *d)
359 PICCommonState *s = PIC_COMMON(d);
361 return (pic_get_irq(s) >= 0);
364 static void elcr_ioport_write(void *opaque, hwaddr addr,
365 uint64_t val, unsigned size)
367 PICCommonState *s = opaque;
368 s->elcr = val & s->elcr_mask;
371 static uint64_t elcr_ioport_read(void *opaque, hwaddr addr,
374 PICCommonState *s = opaque;
378 static const MemoryRegionOps pic_base_ioport_ops = {
379 .read = pic_ioport_read,
380 .write = pic_ioport_write,
382 .min_access_size = 1,
383 .max_access_size = 1,
387 static const MemoryRegionOps pic_elcr_ioport_ops = {
388 .read = elcr_ioport_read,
389 .write = elcr_ioport_write,
391 .min_access_size = 1,
392 .max_access_size = 1,
396 static void pic_realize(DeviceState *dev, Error **errp)
398 PICCommonState *s = PIC_COMMON(dev);
399 PICClass *pc = PIC_GET_CLASS(dev);
401 memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s,
403 memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s,
406 qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out));
407 qdev_init_gpio_in(dev, pic_set_irq, 8);
409 pc->parent_realize(dev, errp);
412 qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq)
419 irq_set = g_new0(qemu_irq, ISA_NUM_IRQS);
421 isadev = i8259_init_chip(TYPE_I8259, bus, true);
422 dev = DEVICE(isadev);
424 qdev_connect_gpio_out(dev, 0, parent_irq);
425 for (i = 0 ; i < 8; i++) {
426 irq_set[i] = qdev_get_gpio_in(dev, i);
431 isadev = i8259_init_chip(TYPE_I8259, bus, false);
432 dev = DEVICE(isadev);
434 qdev_connect_gpio_out(dev, 0, irq_set[2]);
435 for (i = 0 ; i < 8; i++) {
436 irq_set[i + 8] = qdev_get_gpio_in(dev, i);
439 slave_pic = PIC_COMMON(dev);
444 static void i8259_class_init(ObjectClass *klass, void *data)
446 PICClass *k = PIC_CLASS(klass);
447 DeviceClass *dc = DEVICE_CLASS(klass);
449 device_class_set_parent_realize(dc, pic_realize, &k->parent_realize);
450 dc->reset = pic_reset;
453 static const TypeInfo i8259_info = {
455 .instance_size = sizeof(PICCommonState),
456 .parent = TYPE_PIC_COMMON,
457 .class_init = i8259_class_init,
458 .class_size = sizeof(PICClass),
461 static void pic_register_types(void)
463 type_register_static(&i8259_info);
466 type_init(pic_register_types)