4 /* CPU interfaces that are target independent. */
6 #ifndef CONFIG_USER_ONLY
7 #include "exec/hwaddr.h"
11 #include "exec/poison.h"
14 #include "qemu/bswap.h"
15 #include "qemu/queue.h"
19 * @cpu_fprintf: Print function.
20 * @file: File to print to using @cpu_fprint.
22 * State commonly used for iterating over CPU models.
24 typedef struct CPUListState {
25 fprintf_function cpu_fprintf;
29 typedef enum MMUAccessType {
35 #if !defined(CONFIG_USER_ONLY)
43 /* address in the RAM (different from a physical address) */
44 #if defined(CONFIG_XEN_BACKEND)
45 typedef uint64_t ram_addr_t;
46 # define RAM_ADDR_MAX UINT64_MAX
47 # define RAM_ADDR_FMT "%" PRIx64
49 typedef uintptr_t ram_addr_t;
50 # define RAM_ADDR_MAX UINTPTR_MAX
51 # define RAM_ADDR_FMT "%" PRIxPTR
54 extern ram_addr_t ram_size;
55 ram_addr_t get_current_ram_size(void);
59 typedef void CPUWriteMemoryFunc(void *opaque, hwaddr addr, uint32_t value);
60 typedef uint32_t CPUReadMemoryFunc(void *opaque, hwaddr addr);
62 void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
63 /* This should not be used by devices. */
64 MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
65 void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev);
66 void qemu_ram_unset_idstr(ram_addr_t addr);
68 void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
69 int len, int is_write);
70 static inline void cpu_physical_memory_read(hwaddr addr,
73 cpu_physical_memory_rw(addr, buf, len, 0);
75 static inline void cpu_physical_memory_write(hwaddr addr,
76 const void *buf, int len)
78 cpu_physical_memory_rw(addr, (void *)buf, len, 1);
80 void *cpu_physical_memory_map(hwaddr addr,
83 void cpu_physical_memory_unmap(void *buffer, hwaddr len,
84 int is_write, hwaddr access_len);
85 void cpu_register_map_client(QEMUBH *bh);
86 void cpu_unregister_map_client(QEMUBH *bh);
88 bool cpu_physical_memory_is_io(hwaddr phys_addr);
90 /* Coalesced MMIO regions are areas where write operations can be reordered.
91 * This usually implies that write operations are side-effect free. This allows
92 * batching which can make a major impact on performance when using
95 void qemu_flush_coalesced_mmio_buffer(void);
97 uint32_t ldub_phys(AddressSpace *as, hwaddr addr);
98 uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr);
99 uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr);
100 uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr);
101 uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr);
102 uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr);
103 uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr);
104 void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val);
105 void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val);
106 void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val);
107 void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val);
108 void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val);
109 void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val);
110 void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val);
113 uint32_t lduw_phys(AddressSpace *as, hwaddr addr);
114 uint32_t ldl_phys(AddressSpace *as, hwaddr addr);
115 uint64_t ldq_phys(AddressSpace *as, hwaddr addr);
116 void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val);
117 void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val);
118 void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val);
119 void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val);
122 void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
123 const uint8_t *buf, int len);
124 void cpu_flush_icache_range(hwaddr start, int len);
126 extern struct MemoryRegion io_mem_rom;
127 extern struct MemoryRegion io_mem_notdirty;
129 typedef int (RAMBlockIterFunc)(const char *block_name, void *host_addr,
130 ram_addr_t offset, ram_addr_t length, void *opaque);
132 int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque);
136 #endif /* !CPU_COMMON_H */