4 * Copyright (c) 2008 Shin-ichiro KAWASAKI
5 * Copyright (c) 2016 BALATON Zoltan
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 #include "qemu/osdep.h"
27 #include "qemu/units.h"
28 #include "qapi/error.h"
30 #include "qemu-common.h"
33 #include "hw/char/serial.h"
34 #include "ui/console.h"
35 #include "hw/devices.h"
36 #include "hw/sysbus.h"
37 #include "hw/pci/pci.h"
38 #include "hw/i2c/i2c.h"
39 #include "hw/i2c/i2c-ddc.h"
40 #include "qemu/range.h"
41 #include "ui/pixel_ops.h"
45 * - Minimum implementation for Linux console : mmio regs and CRT layer.
46 * - 2D graphics acceleration partially supported : only fill rectangle.
49 * - Misc fixes: endianness, hardware cursor
53 * - Touch panel support
56 * - More 2D graphics engine support
57 * - Performance tuning
60 /*#define DEBUG_SM501*/
61 /*#define DEBUG_BITBLT*/
64 #define SM501_DPRINTF(fmt, ...) printf(fmt, ## __VA_ARGS__)
66 #define SM501_DPRINTF(fmt, ...) do {} while (0)
69 #define MMIO_BASE_OFFSET 0x3e00000
70 #define MMIO_SIZE 0x200000
71 #define DC_PALETTE_ENTRIES (0x400 * 3)
73 /* SM501 register definitions taken from "linux/include/linux/sm501-regs.h" */
75 /* System Configuration area */
76 /* System config base */
77 #define SM501_SYS_CONFIG (0x000000)
80 #define SM501_SYSTEM_CONTROL (0x000000)
82 #define SM501_SYSCTRL_PANEL_TRISTATE (1 << 0)
83 #define SM501_SYSCTRL_MEM_TRISTATE (1 << 1)
84 #define SM501_SYSCTRL_CRT_TRISTATE (1 << 2)
86 #define SM501_SYSCTRL_PCI_SLAVE_BURST_MASK (3 << 4)
87 #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0 << 4)
88 #define SM501_SYSCTRL_PCI_SLAVE_BURST_2 (1 << 4)
89 #define SM501_SYSCTRL_PCI_SLAVE_BURST_4 (2 << 4)
90 #define SM501_SYSCTRL_PCI_SLAVE_BURST_8 (3 << 4)
92 #define SM501_SYSCTRL_PCI_CLOCK_RUN_EN (1 << 6)
93 #define SM501_SYSCTRL_PCI_RETRY_DISABLE (1 << 7)
94 #define SM501_SYSCTRL_PCI_SUBSYS_LOCK (1 << 11)
95 #define SM501_SYSCTRL_PCI_BURST_READ_EN (1 << 15)
97 /* miscellaneous control */
99 #define SM501_MISC_CONTROL (0x000004)
101 #define SM501_MISC_BUS_SH (0x0)
102 #define SM501_MISC_BUS_PCI (0x1)
103 #define SM501_MISC_BUS_XSCALE (0x2)
104 #define SM501_MISC_BUS_NEC (0x6)
105 #define SM501_MISC_BUS_MASK (0x7)
107 #define SM501_MISC_VR_62MB (1 << 3)
108 #define SM501_MISC_CDR_RESET (1 << 7)
109 #define SM501_MISC_USB_LB (1 << 8)
110 #define SM501_MISC_USB_SLAVE (1 << 9)
111 #define SM501_MISC_BL_1 (1 << 10)
112 #define SM501_MISC_MC (1 << 11)
113 #define SM501_MISC_DAC_POWER (1 << 12)
114 #define SM501_MISC_IRQ_INVERT (1 << 16)
115 #define SM501_MISC_SH (1 << 17)
117 #define SM501_MISC_HOLD_EMPTY (0 << 18)
118 #define SM501_MISC_HOLD_8 (1 << 18)
119 #define SM501_MISC_HOLD_16 (2 << 18)
120 #define SM501_MISC_HOLD_24 (3 << 18)
121 #define SM501_MISC_HOLD_32 (4 << 18)
122 #define SM501_MISC_HOLD_MASK (7 << 18)
124 #define SM501_MISC_FREQ_12 (1 << 24)
125 #define SM501_MISC_PNL_24BIT (1 << 25)
126 #define SM501_MISC_8051_LE (1 << 26)
130 #define SM501_GPIO31_0_CONTROL (0x000008)
131 #define SM501_GPIO63_32_CONTROL (0x00000C)
132 #define SM501_DRAM_CONTROL (0x000010)
135 #define SM501_ARBTRTN_CONTROL (0x000014)
138 #define SM501_COMMAND_LIST_STATUS (0x000024)
140 /* interrupt debug */
141 #define SM501_RAW_IRQ_STATUS (0x000028)
142 #define SM501_RAW_IRQ_CLEAR (0x000028)
143 #define SM501_IRQ_STATUS (0x00002C)
144 #define SM501_IRQ_MASK (0x000030)
145 #define SM501_DEBUG_CONTROL (0x000034)
147 /* power management */
148 #define SM501_POWERMODE_P2X_SRC (1 << 29)
149 #define SM501_POWERMODE_V2X_SRC (1 << 20)
150 #define SM501_POWERMODE_M_SRC (1 << 12)
151 #define SM501_POWERMODE_M1_SRC (1 << 4)
153 #define SM501_CURRENT_GATE (0x000038)
154 #define SM501_CURRENT_CLOCK (0x00003C)
155 #define SM501_POWER_MODE_0_GATE (0x000040)
156 #define SM501_POWER_MODE_0_CLOCK (0x000044)
157 #define SM501_POWER_MODE_1_GATE (0x000048)
158 #define SM501_POWER_MODE_1_CLOCK (0x00004C)
159 #define SM501_SLEEP_MODE_GATE (0x000050)
160 #define SM501_POWER_MODE_CONTROL (0x000054)
162 /* power gates for units within the 501 */
163 #define SM501_GATE_HOST (0)
164 #define SM501_GATE_MEMORY (1)
165 #define SM501_GATE_DISPLAY (2)
166 #define SM501_GATE_2D_ENGINE (3)
167 #define SM501_GATE_CSC (4)
168 #define SM501_GATE_ZVPORT (5)
169 #define SM501_GATE_GPIO (6)
170 #define SM501_GATE_UART0 (7)
171 #define SM501_GATE_UART1 (8)
172 #define SM501_GATE_SSP (10)
173 #define SM501_GATE_USB_HOST (11)
174 #define SM501_GATE_USB_GADGET (12)
175 #define SM501_GATE_UCONTROLLER (17)
176 #define SM501_GATE_AC97 (18)
179 #define SM501_CLOCK_P2XCLK (24)
181 #define SM501_CLOCK_V2XCLK (16)
183 #define SM501_CLOCK_MCLK (8)
184 /* SDRAM controller clock */
185 #define SM501_CLOCK_M1XCLK (0)
188 #define SM501_PCI_MASTER_BASE (0x000058)
189 #define SM501_ENDIAN_CONTROL (0x00005C)
190 #define SM501_DEVICEID (0x000060)
193 #define SM501_DEVICEID_SM501 (0x05010000)
194 #define SM501_DEVICEID_IDMASK (0xffff0000)
195 #define SM501_DEVICEID_REVMASK (0x000000ff)
197 #define SM501_PLLCLOCK_COUNT (0x000064)
198 #define SM501_MISC_TIMING (0x000068)
199 #define SM501_CURRENT_SDRAM_CLOCK (0x00006C)
201 #define SM501_PROGRAMMABLE_PLL_CONTROL (0x000074)
204 #define SM501_GPIO (0x010000)
205 #define SM501_GPIO_DATA_LOW (0x00)
206 #define SM501_GPIO_DATA_HIGH (0x04)
207 #define SM501_GPIO_DDR_LOW (0x08)
208 #define SM501_GPIO_DDR_HIGH (0x0C)
209 #define SM501_GPIO_IRQ_SETUP (0x10)
210 #define SM501_GPIO_IRQ_STATUS (0x14)
211 #define SM501_GPIO_IRQ_RESET (0x14)
213 /* I2C controller base */
214 #define SM501_I2C (0x010040)
215 #define SM501_I2C_BYTE_COUNT (0x00)
216 #define SM501_I2C_CONTROL (0x01)
217 #define SM501_I2C_STATUS (0x02)
218 #define SM501_I2C_RESET (0x02)
219 #define SM501_I2C_SLAVE_ADDRESS (0x03)
220 #define SM501_I2C_DATA (0x04)
222 #define SM501_I2C_CONTROL_START (1 << 2)
223 #define SM501_I2C_CONTROL_ENABLE (1 << 0)
225 #define SM501_I2C_STATUS_COMPLETE (1 << 3)
226 #define SM501_I2C_STATUS_ERROR (1 << 2)
228 #define SM501_I2C_RESET_ERROR (1 << 2)
231 #define SM501_SSP (0x020000)
234 #define SM501_UART0 (0x030000)
237 #define SM501_UART1 (0x030020)
239 /* USB host port base */
240 #define SM501_USB_HOST (0x040000)
242 /* USB slave/gadget base */
243 #define SM501_USB_GADGET (0x060000)
245 /* USB slave/gadget data port base */
246 #define SM501_USB_GADGET_DATA (0x070000)
248 /* Display controller/video engine base */
249 #define SM501_DC (0x080000)
251 /* common defines for the SM501 address registers */
252 #define SM501_ADDR_FLIP (1 << 31)
253 #define SM501_ADDR_EXT (1 << 27)
254 #define SM501_ADDR_CS1 (1 << 26)
255 #define SM501_ADDR_MASK (0x3f << 26)
257 #define SM501_FIFO_MASK (0x3 << 16)
258 #define SM501_FIFO_1 (0x0 << 16)
259 #define SM501_FIFO_3 (0x1 << 16)
260 #define SM501_FIFO_7 (0x2 << 16)
261 #define SM501_FIFO_11 (0x3 << 16)
263 /* common registers for panel and the crt */
264 #define SM501_OFF_DC_H_TOT (0x000)
265 #define SM501_OFF_DC_V_TOT (0x008)
266 #define SM501_OFF_DC_H_SYNC (0x004)
267 #define SM501_OFF_DC_V_SYNC (0x00C)
269 #define SM501_DC_PANEL_CONTROL (0x000)
271 #define SM501_DC_PANEL_CONTROL_FPEN (1 << 27)
272 #define SM501_DC_PANEL_CONTROL_BIAS (1 << 26)
273 #define SM501_DC_PANEL_CONTROL_DATA (1 << 25)
274 #define SM501_DC_PANEL_CONTROL_VDD (1 << 24)
275 #define SM501_DC_PANEL_CONTROL_DP (1 << 23)
277 #define SM501_DC_PANEL_CONTROL_TFT_888 (0 << 21)
278 #define SM501_DC_PANEL_CONTROL_TFT_333 (1 << 21)
279 #define SM501_DC_PANEL_CONTROL_TFT_444 (2 << 21)
281 #define SM501_DC_PANEL_CONTROL_DE (1 << 20)
283 #define SM501_DC_PANEL_CONTROL_LCD_TFT (0 << 18)
284 #define SM501_DC_PANEL_CONTROL_LCD_STN8 (1 << 18)
285 #define SM501_DC_PANEL_CONTROL_LCD_STN12 (2 << 18)
287 #define SM501_DC_PANEL_CONTROL_CP (1 << 14)
288 #define SM501_DC_PANEL_CONTROL_VSP (1 << 13)
289 #define SM501_DC_PANEL_CONTROL_HSP (1 << 12)
290 #define SM501_DC_PANEL_CONTROL_CK (1 << 9)
291 #define SM501_DC_PANEL_CONTROL_TE (1 << 8)
292 #define SM501_DC_PANEL_CONTROL_VPD (1 << 7)
293 #define SM501_DC_PANEL_CONTROL_VP (1 << 6)
294 #define SM501_DC_PANEL_CONTROL_HPD (1 << 5)
295 #define SM501_DC_PANEL_CONTROL_HP (1 << 4)
296 #define SM501_DC_PANEL_CONTROL_GAMMA (1 << 3)
297 #define SM501_DC_PANEL_CONTROL_EN (1 << 2)
299 #define SM501_DC_PANEL_CONTROL_8BPP (0 << 0)
300 #define SM501_DC_PANEL_CONTROL_16BPP (1 << 0)
301 #define SM501_DC_PANEL_CONTROL_32BPP (2 << 0)
304 #define SM501_DC_PANEL_PANNING_CONTROL (0x004)
305 #define SM501_DC_PANEL_COLOR_KEY (0x008)
306 #define SM501_DC_PANEL_FB_ADDR (0x00C)
307 #define SM501_DC_PANEL_FB_OFFSET (0x010)
308 #define SM501_DC_PANEL_FB_WIDTH (0x014)
309 #define SM501_DC_PANEL_FB_HEIGHT (0x018)
310 #define SM501_DC_PANEL_TL_LOC (0x01C)
311 #define SM501_DC_PANEL_BR_LOC (0x020)
312 #define SM501_DC_PANEL_H_TOT (0x024)
313 #define SM501_DC_PANEL_H_SYNC (0x028)
314 #define SM501_DC_PANEL_V_TOT (0x02C)
315 #define SM501_DC_PANEL_V_SYNC (0x030)
316 #define SM501_DC_PANEL_CUR_LINE (0x034)
318 #define SM501_DC_VIDEO_CONTROL (0x040)
319 #define SM501_DC_VIDEO_FB0_ADDR (0x044)
320 #define SM501_DC_VIDEO_FB_WIDTH (0x048)
321 #define SM501_DC_VIDEO_FB0_LAST_ADDR (0x04C)
322 #define SM501_DC_VIDEO_TL_LOC (0x050)
323 #define SM501_DC_VIDEO_BR_LOC (0x054)
324 #define SM501_DC_VIDEO_SCALE (0x058)
325 #define SM501_DC_VIDEO_INIT_SCALE (0x05C)
326 #define SM501_DC_VIDEO_YUV_CONSTANTS (0x060)
327 #define SM501_DC_VIDEO_FB1_ADDR (0x064)
328 #define SM501_DC_VIDEO_FB1_LAST_ADDR (0x068)
330 #define SM501_DC_VIDEO_ALPHA_CONTROL (0x080)
331 #define SM501_DC_VIDEO_ALPHA_FB_ADDR (0x084)
332 #define SM501_DC_VIDEO_ALPHA_FB_OFFSET (0x088)
333 #define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR (0x08C)
334 #define SM501_DC_VIDEO_ALPHA_TL_LOC (0x090)
335 #define SM501_DC_VIDEO_ALPHA_BR_LOC (0x094)
336 #define SM501_DC_VIDEO_ALPHA_SCALE (0x098)
337 #define SM501_DC_VIDEO_ALPHA_INIT_SCALE (0x09C)
338 #define SM501_DC_VIDEO_ALPHA_CHROMA_KEY (0x0A0)
339 #define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP (0x0A4)
341 #define SM501_DC_PANEL_HWC_BASE (0x0F0)
342 #define SM501_DC_PANEL_HWC_ADDR (0x0F0)
343 #define SM501_DC_PANEL_HWC_LOC (0x0F4)
344 #define SM501_DC_PANEL_HWC_COLOR_1_2 (0x0F8)
345 #define SM501_DC_PANEL_HWC_COLOR_3 (0x0FC)
347 #define SM501_HWC_EN (1 << 31)
349 #define SM501_OFF_HWC_ADDR (0x00)
350 #define SM501_OFF_HWC_LOC (0x04)
351 #define SM501_OFF_HWC_COLOR_1_2 (0x08)
352 #define SM501_OFF_HWC_COLOR_3 (0x0C)
354 #define SM501_DC_ALPHA_CONTROL (0x100)
355 #define SM501_DC_ALPHA_FB_ADDR (0x104)
356 #define SM501_DC_ALPHA_FB_OFFSET (0x108)
357 #define SM501_DC_ALPHA_TL_LOC (0x10C)
358 #define SM501_DC_ALPHA_BR_LOC (0x110)
359 #define SM501_DC_ALPHA_CHROMA_KEY (0x114)
360 #define SM501_DC_ALPHA_COLOR_LOOKUP (0x118)
362 #define SM501_DC_CRT_CONTROL (0x200)
364 #define SM501_DC_CRT_CONTROL_TVP (1 << 15)
365 #define SM501_DC_CRT_CONTROL_CP (1 << 14)
366 #define SM501_DC_CRT_CONTROL_VSP (1 << 13)
367 #define SM501_DC_CRT_CONTROL_HSP (1 << 12)
368 #define SM501_DC_CRT_CONTROL_VS (1 << 11)
369 #define SM501_DC_CRT_CONTROL_BLANK (1 << 10)
370 #define SM501_DC_CRT_CONTROL_SEL (1 << 9)
371 #define SM501_DC_CRT_CONTROL_TE (1 << 8)
372 #define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
373 #define SM501_DC_CRT_CONTROL_GAMMA (1 << 3)
374 #define SM501_DC_CRT_CONTROL_ENABLE (1 << 2)
376 #define SM501_DC_CRT_CONTROL_8BPP (0 << 0)
377 #define SM501_DC_CRT_CONTROL_16BPP (1 << 0)
378 #define SM501_DC_CRT_CONTROL_32BPP (2 << 0)
380 #define SM501_DC_CRT_FB_ADDR (0x204)
381 #define SM501_DC_CRT_FB_OFFSET (0x208)
382 #define SM501_DC_CRT_H_TOT (0x20C)
383 #define SM501_DC_CRT_H_SYNC (0x210)
384 #define SM501_DC_CRT_V_TOT (0x214)
385 #define SM501_DC_CRT_V_SYNC (0x218)
386 #define SM501_DC_CRT_SIGNATURE_ANALYZER (0x21C)
387 #define SM501_DC_CRT_CUR_LINE (0x220)
388 #define SM501_DC_CRT_MONITOR_DETECT (0x224)
390 #define SM501_DC_CRT_HWC_BASE (0x230)
391 #define SM501_DC_CRT_HWC_ADDR (0x230)
392 #define SM501_DC_CRT_HWC_LOC (0x234)
393 #define SM501_DC_CRT_HWC_COLOR_1_2 (0x238)
394 #define SM501_DC_CRT_HWC_COLOR_3 (0x23C)
396 #define SM501_DC_PANEL_PALETTE (0x400)
398 #define SM501_DC_VIDEO_PALETTE (0x800)
400 #define SM501_DC_CRT_PALETTE (0xC00)
402 /* Zoom Video port base */
403 #define SM501_ZVPORT (0x090000)
406 #define SM501_AC97 (0x0A0000)
408 /* 8051 micro controller base */
409 #define SM501_UCONTROLLER (0x0B0000)
411 /* 8051 micro controller SRAM base */
412 #define SM501_UCONTROLLER_SRAM (0x0C0000)
415 #define SM501_DMA (0x0D0000)
418 #define SM501_2D_ENGINE (0x100000)
419 #define SM501_2D_SOURCE (0x00)
420 #define SM501_2D_DESTINATION (0x04)
421 #define SM501_2D_DIMENSION (0x08)
422 #define SM501_2D_CONTROL (0x0C)
423 #define SM501_2D_PITCH (0x10)
424 #define SM501_2D_FOREGROUND (0x14)
425 #define SM501_2D_BACKGROUND (0x18)
426 #define SM501_2D_STRETCH (0x1C)
427 #define SM501_2D_COLOR_COMPARE (0x20)
428 #define SM501_2D_COLOR_COMPARE_MASK (0x24)
429 #define SM501_2D_MASK (0x28)
430 #define SM501_2D_CLIP_TL (0x2C)
431 #define SM501_2D_CLIP_BR (0x30)
432 #define SM501_2D_MONO_PATTERN_LOW (0x34)
433 #define SM501_2D_MONO_PATTERN_HIGH (0x38)
434 #define SM501_2D_WINDOW_WIDTH (0x3C)
435 #define SM501_2D_SOURCE_BASE (0x40)
436 #define SM501_2D_DESTINATION_BASE (0x44)
437 #define SM501_2D_ALPHA (0x48)
438 #define SM501_2D_WRAP (0x4C)
439 #define SM501_2D_STATUS (0x50)
441 #define SM501_CSC_Y_SOURCE_BASE (0xC8)
442 #define SM501_CSC_CONSTANTS (0xCC)
443 #define SM501_CSC_Y_SOURCE_X (0xD0)
444 #define SM501_CSC_Y_SOURCE_Y (0xD4)
445 #define SM501_CSC_U_SOURCE_BASE (0xD8)
446 #define SM501_CSC_V_SOURCE_BASE (0xDC)
447 #define SM501_CSC_SOURCE_DIMENSION (0xE0)
448 #define SM501_CSC_SOURCE_PITCH (0xE4)
449 #define SM501_CSC_DESTINATION (0xE8)
450 #define SM501_CSC_DESTINATION_DIMENSION (0xEC)
451 #define SM501_CSC_DESTINATION_PITCH (0xF0)
452 #define SM501_CSC_SCALE_FACTOR (0xF4)
453 #define SM501_CSC_DESTINATION_BASE (0xF8)
454 #define SM501_CSC_CONTROL (0xFC)
456 /* 2d engine data port base */
457 #define SM501_2D_ENGINE_DATA (0x110000)
459 /* end of register definitions */
461 #define SM501_HWC_WIDTH (64)
462 #define SM501_HWC_HEIGHT (64)
464 /* SM501 local memory size taken from "linux/drivers/mfd/sm501.c" */
465 static const uint32_t sm501_mem_local_size[] = {
473 #define get_local_mem_size(s) sm501_mem_local_size[(s)->local_mem_size_index]
475 typedef struct SM501State {
476 /* graphic console status */
479 /* status & internal resources */
480 uint32_t local_mem_size_index;
482 MemoryRegion local_mem_region;
483 MemoryRegion mmio_region;
484 MemoryRegion system_config_region;
485 MemoryRegion i2c_region;
486 MemoryRegion disp_ctrl_region;
487 MemoryRegion twoD_engine_region;
489 uint32_t last_height;
490 bool do_full_update; /* perform a full update next time */
494 uint32_t system_control;
495 uint32_t misc_control;
496 uint32_t gpio_31_0_control;
497 uint32_t gpio_63_32_control;
498 uint32_t dram_control;
499 uint32_t arbitration_control;
501 uint32_t misc_timing;
502 uint32_t power_mode_control;
504 uint8_t i2c_byte_count;
507 uint8_t i2c_data[16];
514 uint8_t dc_palette[DC_PALETTE_ENTRIES];
516 uint32_t dc_panel_control;
517 uint32_t dc_panel_panning_control;
518 uint32_t dc_panel_fb_addr;
519 uint32_t dc_panel_fb_offset;
520 uint32_t dc_panel_fb_width;
521 uint32_t dc_panel_fb_height;
522 uint32_t dc_panel_tl_location;
523 uint32_t dc_panel_br_location;
524 uint32_t dc_panel_h_total;
525 uint32_t dc_panel_h_sync;
526 uint32_t dc_panel_v_total;
527 uint32_t dc_panel_v_sync;
529 uint32_t dc_panel_hwc_addr;
530 uint32_t dc_panel_hwc_location;
531 uint32_t dc_panel_hwc_color_1_2;
532 uint32_t dc_panel_hwc_color_3;
534 uint32_t dc_video_control;
536 uint32_t dc_crt_control;
537 uint32_t dc_crt_fb_addr;
538 uint32_t dc_crt_fb_offset;
539 uint32_t dc_crt_h_total;
540 uint32_t dc_crt_h_sync;
541 uint32_t dc_crt_v_total;
542 uint32_t dc_crt_v_sync;
544 uint32_t dc_crt_hwc_addr;
545 uint32_t dc_crt_hwc_location;
546 uint32_t dc_crt_hwc_color_1_2;
547 uint32_t dc_crt_hwc_color_3;
549 uint32_t twoD_source;
550 uint32_t twoD_destination;
551 uint32_t twoD_dimension;
552 uint32_t twoD_control;
554 uint32_t twoD_foreground;
555 uint32_t twoD_background;
556 uint32_t twoD_stretch;
557 uint32_t twoD_color_compare;
558 uint32_t twoD_color_compare_mask;
560 uint32_t twoD_clip_tl;
561 uint32_t twoD_clip_br;
562 uint32_t twoD_mono_pattern_low;
563 uint32_t twoD_mono_pattern_high;
564 uint32_t twoD_window_width;
565 uint32_t twoD_source_base;
566 uint32_t twoD_destination_base;
571 static uint32_t get_local_mem_size_index(uint32_t size)
573 uint32_t norm_size = 0;
576 for (i = 0; i < ARRAY_SIZE(sm501_mem_local_size); i++) {
577 uint32_t new_size = sm501_mem_local_size[i];
578 if (new_size >= size) {
579 if (norm_size == 0 || norm_size > new_size) {
580 norm_size = new_size;
589 static inline int get_width(SM501State *s, int crt)
591 int width = crt ? s->dc_crt_h_total : s->dc_panel_h_total;
592 return (width & 0x00000FFF) + 1;
595 static inline int get_height(SM501State *s, int crt)
597 int height = crt ? s->dc_crt_v_total : s->dc_panel_v_total;
598 return (height & 0x00000FFF) + 1;
601 static inline int get_bpp(SM501State *s, int crt)
603 int bpp = crt ? s->dc_crt_control : s->dc_panel_control;
604 return 1 << (bpp & 3);
608 * Check the availability of hardware cursor.
609 * @param crt 0 for PANEL, 1 for CRT.
611 static inline int is_hwc_enabled(SM501State *state, int crt)
613 uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
614 return addr & SM501_HWC_EN;
618 * Get the address which holds cursor pattern data.
619 * @param crt 0 for PANEL, 1 for CRT.
621 static inline uint8_t *get_hwc_address(SM501State *state, int crt)
623 uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
624 return state->local_mem + (addr & 0x03FFFFF0);
628 * Get the cursor position in y coordinate.
629 * @param crt 0 for PANEL, 1 for CRT.
631 static inline uint32_t get_hwc_y(SM501State *state, int crt)
633 uint32_t location = crt ? state->dc_crt_hwc_location
634 : state->dc_panel_hwc_location;
635 return (location & 0x07FF0000) >> 16;
639 * Get the cursor position in x coordinate.
640 * @param crt 0 for PANEL, 1 for CRT.
642 static inline uint32_t get_hwc_x(SM501State *state, int crt)
644 uint32_t location = crt ? state->dc_crt_hwc_location
645 : state->dc_panel_hwc_location;
646 return location & 0x000007FF;
650 * Get the hardware cursor palette.
651 * @param crt 0 for PANEL, 1 for CRT.
652 * @param palette pointer to a [3 * 3] array to store color values in
654 static inline void get_hwc_palette(SM501State *state, int crt, uint8_t *palette)
660 for (i = 0; i < 3; i++) {
662 color_reg = crt ? state->dc_crt_hwc_color_3
663 : state->dc_panel_hwc_color_3;
665 color_reg = crt ? state->dc_crt_hwc_color_1_2
666 : state->dc_panel_hwc_color_1_2;
670 rgb565 = (color_reg >> 16) & 0xFFFF;
672 rgb565 = color_reg & 0xFFFF;
674 palette[i * 3 + 0] = ((rgb565 >> 11) * 527 + 23) >> 6; /* r */
675 palette[i * 3 + 1] = (((rgb565 >> 5) & 0x3f) * 259 + 33) >> 6; /* g */
676 palette[i * 3 + 2] = ((rgb565 & 0x1f) * 527 + 23) >> 6; /* b */
680 static inline void hwc_invalidate(SM501State *s, int crt)
682 int w = get_width(s, crt);
683 int h = get_height(s, crt);
684 int bpp = get_bpp(s, crt);
685 int start = get_hwc_y(s, crt);
686 int end = MIN(h, start + SM501_HWC_HEIGHT) + 1;
691 memory_region_set_dirty(&s->local_mem_region, start, end - start);
694 static void sm501_2d_operation(SM501State *s)
696 /* obtain operation parameters */
697 int operation = (s->twoD_control >> 16) & 0x1f;
698 int rtl = s->twoD_control & 0x8000000;
699 int src_x = (s->twoD_source >> 16) & 0x01FFF;
700 int src_y = s->twoD_source & 0xFFFF;
701 int dst_x = (s->twoD_destination >> 16) & 0x01FFF;
702 int dst_y = s->twoD_destination & 0xFFFF;
703 int operation_width = (s->twoD_dimension >> 16) & 0x1FFF;
704 int operation_height = s->twoD_dimension & 0xFFFF;
705 uint32_t color = s->twoD_foreground;
706 int format_flags = (s->twoD_stretch >> 20) & 0x3;
707 int addressing = (s->twoD_stretch >> 16) & 0xF;
709 /* get frame buffer info */
710 uint8_t *src = s->local_mem + (s->twoD_source_base & 0x03FFFFFF);
711 uint8_t *dst = s->local_mem + (s->twoD_destination_base & 0x03FFFFFF);
712 int src_width = (s->dc_crt_h_total & 0x00000FFF) + 1;
713 int dst_width = (s->dc_crt_h_total & 0x00000FFF) + 1;
715 if (addressing != 0x0) {
716 printf("%s: only XY addressing is supported.\n", __func__);
720 if ((s->twoD_source_base & 0x08000000) ||
721 (s->twoD_destination_base & 0x08000000)) {
722 printf("%s: only local memory is supported.\n", __func__);
727 case 0x00: /* copy area */
728 #define COPY_AREA(_bpp, _pixel_type, rtl) { \
729 int y, x, index_d, index_s; \
730 for (y = 0; y < operation_height; y++) { \
731 for (x = 0; x < operation_width; x++) { \
733 index_s = ((src_y - y) * src_width + src_x - x) * _bpp; \
734 index_d = ((dst_y - y) * dst_width + dst_x - x) * _bpp; \
736 index_s = ((src_y + y) * src_width + src_x + x) * _bpp; \
737 index_d = ((dst_y + y) * dst_width + dst_x + x) * _bpp; \
739 *(_pixel_type *)&dst[index_d] = *(_pixel_type *)&src[index_s];\
743 switch (format_flags) {
745 COPY_AREA(1, uint8_t, rtl);
748 COPY_AREA(2, uint16_t, rtl);
751 COPY_AREA(4, uint32_t, rtl);
756 case 0x01: /* fill rectangle */
757 #define FILL_RECT(_bpp, _pixel_type) { \
759 for (y = 0; y < operation_height; y++) { \
760 for (x = 0; x < operation_width; x++) { \
761 int index = ((dst_y + y) * dst_width + dst_x + x) * _bpp; \
762 *(_pixel_type *)&dst[index] = (_pixel_type)color; \
767 switch (format_flags) {
769 FILL_RECT(1, uint8_t);
772 FILL_RECT(2, uint16_t);
775 FILL_RECT(4, uint32_t);
781 printf("non-implemented SM501 2D operation. %d\n", operation);
787 static uint64_t sm501_system_config_read(void *opaque, hwaddr addr,
790 SM501State *s = (SM501State *)opaque;
792 SM501_DPRINTF("sm501 system config regs : read addr=%x\n", (int)addr);
795 case SM501_SYSTEM_CONTROL:
796 ret = s->system_control;
798 case SM501_MISC_CONTROL:
799 ret = s->misc_control;
801 case SM501_GPIO31_0_CONTROL:
802 ret = s->gpio_31_0_control;
804 case SM501_GPIO63_32_CONTROL:
805 ret = s->gpio_63_32_control;
810 case SM501_DRAM_CONTROL:
811 ret = (s->dram_control & 0x07F107C0) | s->local_mem_size_index << 13;
813 case SM501_ARBTRTN_CONTROL:
814 ret = s->arbitration_control;
816 case SM501_COMMAND_LIST_STATUS:
817 ret = 0x00180002; /* FIFOs are empty, everything idle */
822 case SM501_MISC_TIMING:
823 /* TODO : simulate gate control */
824 ret = s->misc_timing;
826 case SM501_CURRENT_GATE:
827 /* TODO : simulate gate control */
830 case SM501_CURRENT_CLOCK:
833 case SM501_POWER_MODE_CONTROL:
834 ret = s->power_mode_control;
836 case SM501_ENDIAN_CONTROL:
837 ret = 0; /* Only default little endian mode is supported */
841 printf("sm501 system config : not implemented register read."
842 " addr=%x\n", (int)addr);
849 static void sm501_system_config_write(void *opaque, hwaddr addr,
850 uint64_t value, unsigned size)
852 SM501State *s = (SM501State *)opaque;
853 SM501_DPRINTF("sm501 system config regs : write addr=%x, val=%x\n",
854 (uint32_t)addr, (uint32_t)value);
857 case SM501_SYSTEM_CONTROL:
858 s->system_control &= 0x10DB0000;
859 s->system_control |= value & 0xEF00B8F7;
861 case SM501_MISC_CONTROL:
862 s->misc_control &= 0xEF;
863 s->misc_control |= value & 0xFF7FFF10;
865 case SM501_GPIO31_0_CONTROL:
866 s->gpio_31_0_control = value;
868 case SM501_GPIO63_32_CONTROL:
869 s->gpio_63_32_control = value & 0xFF80FFFF;
871 case SM501_DRAM_CONTROL:
872 s->local_mem_size_index = (value >> 13) & 0x7;
873 /* TODO : check validity of size change */
874 s->dram_control &= 0x80000000;
875 s->dram_control |= value & 0x7FFFFFC3;
877 case SM501_ARBTRTN_CONTROL:
878 s->arbitration_control = value & 0x37777777;
881 s->irq_mask = value & 0xFFDF3F5F;
883 case SM501_MISC_TIMING:
884 s->misc_timing = value & 0xF31F1FFF;
886 case SM501_POWER_MODE_0_GATE:
887 case SM501_POWER_MODE_1_GATE:
888 case SM501_POWER_MODE_0_CLOCK:
889 case SM501_POWER_MODE_1_CLOCK:
890 /* TODO : simulate gate & clock control */
892 case SM501_POWER_MODE_CONTROL:
893 s->power_mode_control = value & 0x00000003;
895 case SM501_ENDIAN_CONTROL:
896 if (value & 0x00000001) {
897 printf("sm501 system config : big endian mode not implemented.\n");
903 printf("sm501 system config : not implemented register write."
904 " addr=%x, val=%x\n", (int)addr, (uint32_t)value);
909 static const MemoryRegionOps sm501_system_config_ops = {
910 .read = sm501_system_config_read,
911 .write = sm501_system_config_write,
913 .min_access_size = 4,
914 .max_access_size = 4,
916 .endianness = DEVICE_LITTLE_ENDIAN,
919 static uint64_t sm501_i2c_read(void *opaque, hwaddr addr, unsigned size)
921 SM501State *s = (SM501State *)opaque;
925 case SM501_I2C_BYTE_COUNT:
926 ret = s->i2c_byte_count;
928 case SM501_I2C_STATUS:
931 case SM501_I2C_SLAVE_ADDRESS:
934 case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
935 ret = s->i2c_data[addr - SM501_I2C_DATA];
938 qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register read."
939 " addr=0x%" HWADDR_PRIx "\n", addr);
942 SM501_DPRINTF("sm501 i2c regs : read addr=%" HWADDR_PRIx " val=%x\n",
947 static void sm501_i2c_write(void *opaque, hwaddr addr, uint64_t value,
950 SM501State *s = (SM501State *)opaque;
951 SM501_DPRINTF("sm501 i2c regs : write addr=%" HWADDR_PRIx
952 " val=%" PRIx64 "\n", addr, value);
955 case SM501_I2C_BYTE_COUNT:
956 s->i2c_byte_count = value & 0xf;
958 case SM501_I2C_CONTROL:
959 if (value & SM501_I2C_CONTROL_ENABLE) {
960 if (value & SM501_I2C_CONTROL_START) {
961 int res = i2c_start_transfer(s->i2c_bus,
964 s->i2c_status |= (res ? SM501_I2C_STATUS_ERROR : 0);
967 SM501_DPRINTF("sm501 i2c : transferring %d bytes to 0x%x\n",
968 s->i2c_byte_count + 1, s->i2c_addr >> 1);
969 for (i = 0; i <= s->i2c_byte_count; i++) {
970 res = i2c_send_recv(s->i2c_bus, &s->i2c_data[i],
973 SM501_DPRINTF("sm501 i2c : transfer failed"
974 " i=%d, res=%d\n", i, res);
975 s->i2c_status |= (res ? SM501_I2C_STATUS_ERROR : 0);
980 SM501_DPRINTF("sm501 i2c : transferred %d bytes\n", i);
981 s->i2c_status = SM501_I2C_STATUS_COMPLETE;
985 SM501_DPRINTF("sm501 i2c : end transfer\n");
986 i2c_end_transfer(s->i2c_bus);
987 s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
991 case SM501_I2C_RESET:
992 if ((value & SM501_I2C_RESET_ERROR) == 0) {
993 s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
996 case SM501_I2C_SLAVE_ADDRESS:
997 s->i2c_addr = value & 0xff;
999 case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
1000 s->i2c_data[addr - SM501_I2C_DATA] = value & 0xff;
1003 qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register write. "
1004 "addr=0x%" HWADDR_PRIx " val=%" PRIx64 "\n", addr, value);
1008 static const MemoryRegionOps sm501_i2c_ops = {
1009 .read = sm501_i2c_read,
1010 .write = sm501_i2c_write,
1012 .min_access_size = 1,
1013 .max_access_size = 1,
1016 .min_access_size = 1,
1017 .max_access_size = 1,
1019 .endianness = DEVICE_LITTLE_ENDIAN,
1022 static uint32_t sm501_palette_read(void *opaque, hwaddr addr)
1024 SM501State *s = (SM501State *)opaque;
1025 SM501_DPRINTF("sm501 palette read addr=%x\n", (int)addr);
1027 /* TODO : consider BYTE/WORD access */
1028 /* TODO : consider endian */
1030 assert(range_covers_byte(0, 0x400 * 3, addr));
1031 return *(uint32_t *)&s->dc_palette[addr];
1034 static void sm501_palette_write(void *opaque, hwaddr addr,
1037 SM501State *s = (SM501State *)opaque;
1038 SM501_DPRINTF("sm501 palette write addr=%x, val=%x\n",
1041 /* TODO : consider BYTE/WORD access */
1042 /* TODO : consider endian */
1044 assert(range_covers_byte(0, 0x400 * 3, addr));
1045 *(uint32_t *)&s->dc_palette[addr] = value;
1046 s->do_full_update = true;
1049 static uint64_t sm501_disp_ctrl_read(void *opaque, hwaddr addr,
1052 SM501State *s = (SM501State *)opaque;
1054 SM501_DPRINTF("sm501 disp ctrl regs : read addr=%x\n", (int)addr);
1058 case SM501_DC_PANEL_CONTROL:
1059 ret = s->dc_panel_control;
1061 case SM501_DC_PANEL_PANNING_CONTROL:
1062 ret = s->dc_panel_panning_control;
1064 case SM501_DC_PANEL_COLOR_KEY:
1065 /* Not implemented yet */
1067 case SM501_DC_PANEL_FB_ADDR:
1068 ret = s->dc_panel_fb_addr;
1070 case SM501_DC_PANEL_FB_OFFSET:
1071 ret = s->dc_panel_fb_offset;
1073 case SM501_DC_PANEL_FB_WIDTH:
1074 ret = s->dc_panel_fb_width;
1076 case SM501_DC_PANEL_FB_HEIGHT:
1077 ret = s->dc_panel_fb_height;
1079 case SM501_DC_PANEL_TL_LOC:
1080 ret = s->dc_panel_tl_location;
1082 case SM501_DC_PANEL_BR_LOC:
1083 ret = s->dc_panel_br_location;
1086 case SM501_DC_PANEL_H_TOT:
1087 ret = s->dc_panel_h_total;
1089 case SM501_DC_PANEL_H_SYNC:
1090 ret = s->dc_panel_h_sync;
1092 case SM501_DC_PANEL_V_TOT:
1093 ret = s->dc_panel_v_total;
1095 case SM501_DC_PANEL_V_SYNC:
1096 ret = s->dc_panel_v_sync;
1099 case SM501_DC_PANEL_HWC_ADDR:
1100 ret = s->dc_panel_hwc_addr;
1102 case SM501_DC_PANEL_HWC_LOC:
1103 ret = s->dc_panel_hwc_location;
1105 case SM501_DC_PANEL_HWC_COLOR_1_2:
1106 ret = s->dc_panel_hwc_color_1_2;
1108 case SM501_DC_PANEL_HWC_COLOR_3:
1109 ret = s->dc_panel_hwc_color_3;
1112 case SM501_DC_VIDEO_CONTROL:
1113 ret = s->dc_video_control;
1116 case SM501_DC_CRT_CONTROL:
1117 ret = s->dc_crt_control;
1119 case SM501_DC_CRT_FB_ADDR:
1120 ret = s->dc_crt_fb_addr;
1122 case SM501_DC_CRT_FB_OFFSET:
1123 ret = s->dc_crt_fb_offset;
1125 case SM501_DC_CRT_H_TOT:
1126 ret = s->dc_crt_h_total;
1128 case SM501_DC_CRT_H_SYNC:
1129 ret = s->dc_crt_h_sync;
1131 case SM501_DC_CRT_V_TOT:
1132 ret = s->dc_crt_v_total;
1134 case SM501_DC_CRT_V_SYNC:
1135 ret = s->dc_crt_v_sync;
1138 case SM501_DC_CRT_HWC_ADDR:
1139 ret = s->dc_crt_hwc_addr;
1141 case SM501_DC_CRT_HWC_LOC:
1142 ret = s->dc_crt_hwc_location;
1144 case SM501_DC_CRT_HWC_COLOR_1_2:
1145 ret = s->dc_crt_hwc_color_1_2;
1147 case SM501_DC_CRT_HWC_COLOR_3:
1148 ret = s->dc_crt_hwc_color_3;
1151 case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
1152 ret = sm501_palette_read(opaque, addr - SM501_DC_PANEL_PALETTE);
1156 printf("sm501 disp ctrl : not implemented register read."
1157 " addr=%x\n", (int)addr);
1164 static void sm501_disp_ctrl_write(void *opaque, hwaddr addr,
1165 uint64_t value, unsigned size)
1167 SM501State *s = (SM501State *)opaque;
1168 SM501_DPRINTF("sm501 disp ctrl regs : write addr=%x, val=%x\n",
1169 (unsigned)addr, (unsigned)value);
1172 case SM501_DC_PANEL_CONTROL:
1173 s->dc_panel_control = value & 0x0FFF73FF;
1175 case SM501_DC_PANEL_PANNING_CONTROL:
1176 s->dc_panel_panning_control = value & 0xFF3FFF3F;
1178 case SM501_DC_PANEL_COLOR_KEY:
1179 /* Not implemented yet */
1181 case SM501_DC_PANEL_FB_ADDR:
1182 s->dc_panel_fb_addr = value & 0x8FFFFFF0;
1184 case SM501_DC_PANEL_FB_OFFSET:
1185 s->dc_panel_fb_offset = value & 0x3FF03FF0;
1187 case SM501_DC_PANEL_FB_WIDTH:
1188 s->dc_panel_fb_width = value & 0x0FFF0FFF;
1190 case SM501_DC_PANEL_FB_HEIGHT:
1191 s->dc_panel_fb_height = value & 0x0FFF0FFF;
1193 case SM501_DC_PANEL_TL_LOC:
1194 s->dc_panel_tl_location = value & 0x07FF07FF;
1196 case SM501_DC_PANEL_BR_LOC:
1197 s->dc_panel_br_location = value & 0x07FF07FF;
1200 case SM501_DC_PANEL_H_TOT:
1201 s->dc_panel_h_total = value & 0x0FFF0FFF;
1203 case SM501_DC_PANEL_H_SYNC:
1204 s->dc_panel_h_sync = value & 0x00FF0FFF;
1206 case SM501_DC_PANEL_V_TOT:
1207 s->dc_panel_v_total = value & 0x0FFF0FFF;
1209 case SM501_DC_PANEL_V_SYNC:
1210 s->dc_panel_v_sync = value & 0x003F0FFF;
1213 case SM501_DC_PANEL_HWC_ADDR:
1214 value &= 0x8FFFFFF0;
1215 if (value != s->dc_panel_hwc_addr) {
1216 hwc_invalidate(s, 0);
1217 s->dc_panel_hwc_addr = value;
1220 case SM501_DC_PANEL_HWC_LOC:
1221 value &= 0x0FFF0FFF;
1222 if (value != s->dc_panel_hwc_location) {
1223 hwc_invalidate(s, 0);
1224 s->dc_panel_hwc_location = value;
1227 case SM501_DC_PANEL_HWC_COLOR_1_2:
1228 s->dc_panel_hwc_color_1_2 = value;
1230 case SM501_DC_PANEL_HWC_COLOR_3:
1231 s->dc_panel_hwc_color_3 = value & 0x0000FFFF;
1234 case SM501_DC_VIDEO_CONTROL:
1235 s->dc_video_control = value & 0x00037FFF;
1238 case SM501_DC_CRT_CONTROL:
1239 s->dc_crt_control = value & 0x0003FFFF;
1241 case SM501_DC_CRT_FB_ADDR:
1242 s->dc_crt_fb_addr = value & 0x8FFFFFF0;
1244 case SM501_DC_CRT_FB_OFFSET:
1245 s->dc_crt_fb_offset = value & 0x3FF03FF0;
1247 case SM501_DC_CRT_H_TOT:
1248 s->dc_crt_h_total = value & 0x0FFF0FFF;
1250 case SM501_DC_CRT_H_SYNC:
1251 s->dc_crt_h_sync = value & 0x00FF0FFF;
1253 case SM501_DC_CRT_V_TOT:
1254 s->dc_crt_v_total = value & 0x0FFF0FFF;
1256 case SM501_DC_CRT_V_SYNC:
1257 s->dc_crt_v_sync = value & 0x003F0FFF;
1260 case SM501_DC_CRT_HWC_ADDR:
1261 value &= 0x8FFFFFF0;
1262 if (value != s->dc_crt_hwc_addr) {
1263 hwc_invalidate(s, 1);
1264 s->dc_crt_hwc_addr = value;
1267 case SM501_DC_CRT_HWC_LOC:
1268 value &= 0x0FFF0FFF;
1269 if (value != s->dc_crt_hwc_location) {
1270 hwc_invalidate(s, 1);
1271 s->dc_crt_hwc_location = value;
1274 case SM501_DC_CRT_HWC_COLOR_1_2:
1275 s->dc_crt_hwc_color_1_2 = value;
1277 case SM501_DC_CRT_HWC_COLOR_3:
1278 s->dc_crt_hwc_color_3 = value & 0x0000FFFF;
1281 case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
1282 sm501_palette_write(opaque, addr - SM501_DC_PANEL_PALETTE, value);
1286 printf("sm501 disp ctrl : not implemented register write."
1287 " addr=%x, val=%x\n", (int)addr, (unsigned)value);
1292 static const MemoryRegionOps sm501_disp_ctrl_ops = {
1293 .read = sm501_disp_ctrl_read,
1294 .write = sm501_disp_ctrl_write,
1296 .min_access_size = 4,
1297 .max_access_size = 4,
1299 .endianness = DEVICE_LITTLE_ENDIAN,
1302 static uint64_t sm501_2d_engine_read(void *opaque, hwaddr addr,
1305 SM501State *s = (SM501State *)opaque;
1307 SM501_DPRINTF("sm501 2d engine regs : read addr=%x\n", (int)addr);
1310 case SM501_2D_SOURCE:
1311 ret = s->twoD_source;
1313 case SM501_2D_DESTINATION:
1314 ret = s->twoD_destination;
1316 case SM501_2D_DIMENSION:
1317 ret = s->twoD_dimension;
1319 case SM501_2D_CONTROL:
1320 ret = s->twoD_control;
1322 case SM501_2D_PITCH:
1323 ret = s->twoD_pitch;
1325 case SM501_2D_FOREGROUND:
1326 ret = s->twoD_foreground;
1328 case SM501_2D_BACKGROUND:
1329 ret = s->twoD_background;
1331 case SM501_2D_STRETCH:
1332 ret = s->twoD_stretch;
1334 case SM501_2D_COLOR_COMPARE:
1335 ret = s->twoD_color_compare;
1337 case SM501_2D_COLOR_COMPARE_MASK:
1338 ret = s->twoD_color_compare_mask;
1343 case SM501_2D_CLIP_TL:
1344 ret = s->twoD_clip_tl;
1346 case SM501_2D_CLIP_BR:
1347 ret = s->twoD_clip_br;
1349 case SM501_2D_MONO_PATTERN_LOW:
1350 ret = s->twoD_mono_pattern_low;
1352 case SM501_2D_MONO_PATTERN_HIGH:
1353 ret = s->twoD_mono_pattern_high;
1355 case SM501_2D_WINDOW_WIDTH:
1356 ret = s->twoD_window_width;
1358 case SM501_2D_SOURCE_BASE:
1359 ret = s->twoD_source_base;
1361 case SM501_2D_DESTINATION_BASE:
1362 ret = s->twoD_destination_base;
1364 case SM501_2D_ALPHA:
1365 ret = s->twoD_alpha;
1370 case SM501_2D_STATUS:
1371 ret = 0; /* Should return interrupt status */
1374 printf("sm501 disp ctrl : not implemented register read."
1375 " addr=%x\n", (int)addr);
1382 static void sm501_2d_engine_write(void *opaque, hwaddr addr,
1383 uint64_t value, unsigned size)
1385 SM501State *s = (SM501State *)opaque;
1386 SM501_DPRINTF("sm501 2d engine regs : write addr=%x, val=%x\n",
1387 (unsigned)addr, (unsigned)value);
1390 case SM501_2D_SOURCE:
1391 s->twoD_source = value;
1393 case SM501_2D_DESTINATION:
1394 s->twoD_destination = value;
1396 case SM501_2D_DIMENSION:
1397 s->twoD_dimension = value;
1399 case SM501_2D_CONTROL:
1400 s->twoD_control = value;
1402 /* do 2d operation if start flag is set. */
1403 if (value & 0x80000000) {
1404 sm501_2d_operation(s);
1405 s->twoD_control &= ~0x80000000; /* start flag down */
1409 case SM501_2D_PITCH:
1410 s->twoD_pitch = value;
1412 case SM501_2D_FOREGROUND:
1413 s->twoD_foreground = value;
1415 case SM501_2D_BACKGROUND:
1416 s->twoD_background = value;
1418 case SM501_2D_STRETCH:
1419 s->twoD_stretch = value;
1421 case SM501_2D_COLOR_COMPARE:
1422 s->twoD_color_compare = value;
1424 case SM501_2D_COLOR_COMPARE_MASK:
1425 s->twoD_color_compare_mask = value;
1428 s->twoD_mask = value;
1430 case SM501_2D_CLIP_TL:
1431 s->twoD_clip_tl = value;
1433 case SM501_2D_CLIP_BR:
1434 s->twoD_clip_br = value;
1436 case SM501_2D_MONO_PATTERN_LOW:
1437 s->twoD_mono_pattern_low = value;
1439 case SM501_2D_MONO_PATTERN_HIGH:
1440 s->twoD_mono_pattern_high = value;
1442 case SM501_2D_WINDOW_WIDTH:
1443 s->twoD_window_width = value;
1445 case SM501_2D_SOURCE_BASE:
1446 s->twoD_source_base = value;
1448 case SM501_2D_DESTINATION_BASE:
1449 s->twoD_destination_base = value;
1451 case SM501_2D_ALPHA:
1452 s->twoD_alpha = value;
1455 s->twoD_wrap = value;
1457 case SM501_2D_STATUS:
1458 /* ignored, writing 0 should clear interrupt status */
1461 printf("sm501 2d engine : not implemented register write."
1462 " addr=%x, val=%x\n", (int)addr, (unsigned)value);
1467 static const MemoryRegionOps sm501_2d_engine_ops = {
1468 .read = sm501_2d_engine_read,
1469 .write = sm501_2d_engine_write,
1471 .min_access_size = 4,
1472 .max_access_size = 4,
1474 .endianness = DEVICE_LITTLE_ENDIAN,
1477 /* draw line functions for all console modes */
1479 typedef void draw_line_func(uint8_t *d, const uint8_t *s,
1480 int width, const uint32_t *pal);
1482 typedef void draw_hwc_line_func(uint8_t *d, const uint8_t *s,
1483 int width, const uint8_t *palette,
1487 #include "sm501_template.h"
1490 #include "sm501_template.h"
1494 #include "sm501_template.h"
1497 #include "sm501_template.h"
1501 #include "sm501_template.h"
1504 #include "sm501_template.h"
1508 #include "sm501_template.h"
1510 static draw_line_func *draw_line8_funcs[] = {
1520 static draw_line_func *draw_line16_funcs[] = {
1530 static draw_line_func *draw_line32_funcs[] = {
1540 static draw_hwc_line_func *draw_hwc_line_funcs[] = {
1545 draw_hwc_line_32bgr,
1546 draw_hwc_line_15bgr,
1547 draw_hwc_line_16bgr,
1550 static inline int get_depth_index(DisplaySurface *surface)
1552 switch (surface_bits_per_pixel(surface)) {
1561 if (is_surface_bgr(surface)) {
1569 static void sm501_update_display(void *opaque)
1571 SM501State *s = (SM501State *)opaque;
1572 DisplaySurface *surface = qemu_console_surface(s->con);
1573 DirtyBitmapSnapshot *snap;
1574 int y, c_x = 0, c_y = 0;
1575 int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
1576 int width = get_width(s, crt);
1577 int height = get_height(s, crt);
1578 int src_bpp = get_bpp(s, crt);
1579 int dst_bpp = surface_bytes_per_pixel(surface);
1580 int dst_depth_index = get_depth_index(surface);
1581 draw_line_func *draw_line = NULL;
1582 draw_hwc_line_func *draw_hwc_line = NULL;
1583 int full_update = 0;
1585 ram_addr_t offset = 0;
1587 uint8_t hwc_palette[3 * 3];
1588 uint8_t *hwc_src = NULL;
1590 if (!((crt ? s->dc_crt_control : s->dc_panel_control)
1591 & SM501_DC_CRT_CONTROL_ENABLE)) {
1595 palette = (uint32_t *)(crt ? &s->dc_palette[SM501_DC_CRT_PALETTE -
1596 SM501_DC_PANEL_PALETTE]
1597 : &s->dc_palette[0]);
1599 /* choose draw_line function */
1602 draw_line = draw_line8_funcs[dst_depth_index];
1605 draw_line = draw_line16_funcs[dst_depth_index];
1608 draw_line = draw_line32_funcs[dst_depth_index];
1611 printf("sm501 update display : invalid control register value.\n");
1616 /* set up to draw hardware cursor */
1617 if (is_hwc_enabled(s, crt)) {
1618 /* choose cursor draw line function */
1619 draw_hwc_line = draw_hwc_line_funcs[dst_depth_index];
1620 hwc_src = get_hwc_address(s, crt);
1621 c_x = get_hwc_x(s, crt);
1622 c_y = get_hwc_y(s, crt);
1623 get_hwc_palette(s, crt, hwc_palette);
1626 /* adjust console size */
1627 if (s->last_width != width || s->last_height != height) {
1628 qemu_console_resize(s->con, width, height);
1629 surface = qemu_console_surface(s->con);
1630 s->last_width = width;
1631 s->last_height = height;
1635 /* someone else requested a full update */
1636 if (s->do_full_update) {
1637 s->do_full_update = false;
1641 /* draw each line according to conditions */
1642 snap = memory_region_snapshot_and_clear_dirty(&s->local_mem_region,
1643 offset, width * height * src_bpp, DIRTY_MEMORY_VGA);
1644 for (y = 0, offset = 0; y < height; y++, offset += width * src_bpp) {
1645 int update, update_hwc;
1647 /* check if hardware cursor is enabled and we're within its range */
1648 update_hwc = draw_hwc_line && c_y <= y && y < c_y + SM501_HWC_HEIGHT;
1649 update = full_update || update_hwc;
1650 /* check dirty flags for each line */
1651 update |= memory_region_snapshot_get_dirty(&s->local_mem_region, snap,
1652 offset, width * src_bpp);
1654 /* draw line and change status */
1656 uint8_t *d = surface_data(surface);
1657 d += y * width * dst_bpp;
1659 /* draw graphics layer */
1660 draw_line(d, s->local_mem + offset, width, palette);
1662 /* draw hardware cursor */
1664 draw_hwc_line(d, hwc_src, width, hwc_palette, c_x, y - c_y);
1672 /* flush to display */
1673 dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
1680 /* complete flush to display */
1682 dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
1686 static const GraphicHwOps sm501_ops = {
1687 .gfx_update = sm501_update_display,
1690 static void sm501_reset(SM501State *s)
1692 s->system_control = 0x00100000; /* 2D engine FIFO empty */
1693 /* Bits 17 (SH), 7 (CDR), 6:5 (Test), 2:0 (Bus) are all supposed
1694 * to be determined at reset by GPIO lines which set config bits.
1696 * SH = 0 : Hitachi Ready Polarity == Active Low
1697 * CDR = 0 : do not reset clock divider
1698 * TEST = 0 : Normal mode (not testing the silicon)
1699 * BUS = 0 : Hitachi SH3/SH4
1701 s->misc_control = SM501_MISC_DAC_POWER;
1702 s->gpio_31_0_control = 0;
1703 s->gpio_63_32_control = 0;
1704 s->dram_control = 0;
1705 s->arbitration_control = 0x05146732;
1708 s->power_mode_control = 0;
1709 s->i2c_byte_count = 0;
1712 memset(s->i2c_data, 0, 16);
1713 s->dc_panel_control = 0x00010000; /* FIFO level 3 */
1714 s->dc_video_control = 0;
1715 s->dc_crt_control = 0x00010000;
1717 s->twoD_destination = 0;
1718 s->twoD_dimension = 0;
1719 s->twoD_control = 0;
1721 s->twoD_foreground = 0;
1722 s->twoD_background = 0;
1723 s->twoD_stretch = 0;
1724 s->twoD_color_compare = 0;
1725 s->twoD_color_compare_mask = 0;
1727 s->twoD_clip_tl = 0;
1728 s->twoD_clip_br = 0;
1729 s->twoD_mono_pattern_low = 0;
1730 s->twoD_mono_pattern_high = 0;
1731 s->twoD_window_width = 0;
1732 s->twoD_source_base = 0;
1733 s->twoD_destination_base = 0;
1738 static void sm501_init(SM501State *s, DeviceState *dev,
1739 uint32_t local_mem_bytes)
1741 s->local_mem_size_index = get_local_mem_size_index(local_mem_bytes);
1742 SM501_DPRINTF("sm501 local mem size=%x. index=%d\n", get_local_mem_size(s),
1743 s->local_mem_size_index);
1746 memory_region_init_ram(&s->local_mem_region, OBJECT(dev), "sm501.local",
1747 get_local_mem_size(s), &error_fatal);
1748 memory_region_set_log(&s->local_mem_region, true, DIRTY_MEMORY_VGA);
1749 s->local_mem = memory_region_get_ram_ptr(&s->local_mem_region);
1752 s->i2c_bus = i2c_init_bus(dev, "sm501.i2c");
1754 I2CDDCState *ddc = I2CDDC(qdev_create(BUS(s->i2c_bus), TYPE_I2CDDC));
1755 i2c_set_slave_address(I2C_SLAVE(ddc), 0x50);
1758 memory_region_init(&s->mmio_region, OBJECT(dev), "sm501.mmio", MMIO_SIZE);
1759 memory_region_init_io(&s->system_config_region, OBJECT(dev),
1760 &sm501_system_config_ops, s,
1761 "sm501-system-config", 0x6c);
1762 memory_region_add_subregion(&s->mmio_region, SM501_SYS_CONFIG,
1763 &s->system_config_region);
1764 memory_region_init_io(&s->i2c_region, OBJECT(dev), &sm501_i2c_ops, s,
1766 memory_region_add_subregion(&s->mmio_region, SM501_I2C, &s->i2c_region);
1767 memory_region_init_io(&s->disp_ctrl_region, OBJECT(dev),
1768 &sm501_disp_ctrl_ops, s,
1769 "sm501-disp-ctrl", 0x1000);
1770 memory_region_add_subregion(&s->mmio_region, SM501_DC,
1771 &s->disp_ctrl_region);
1772 memory_region_init_io(&s->twoD_engine_region, OBJECT(dev),
1773 &sm501_2d_engine_ops, s,
1774 "sm501-2d-engine", 0x54);
1775 memory_region_add_subregion(&s->mmio_region, SM501_2D_ENGINE,
1776 &s->twoD_engine_region);
1778 /* create qemu graphic console */
1779 s->con = graphic_console_init(DEVICE(dev), 0, &sm501_ops, s);
1782 static const VMStateDescription vmstate_sm501_state = {
1783 .name = "sm501-state",
1785 .minimum_version_id = 1,
1786 .fields = (VMStateField[]) {
1787 VMSTATE_UINT32(local_mem_size_index, SM501State),
1788 VMSTATE_UINT32(system_control, SM501State),
1789 VMSTATE_UINT32(misc_control, SM501State),
1790 VMSTATE_UINT32(gpio_31_0_control, SM501State),
1791 VMSTATE_UINT32(gpio_63_32_control, SM501State),
1792 VMSTATE_UINT32(dram_control, SM501State),
1793 VMSTATE_UINT32(arbitration_control, SM501State),
1794 VMSTATE_UINT32(irq_mask, SM501State),
1795 VMSTATE_UINT32(misc_timing, SM501State),
1796 VMSTATE_UINT32(power_mode_control, SM501State),
1797 VMSTATE_UINT32(uart0_ier, SM501State),
1798 VMSTATE_UINT32(uart0_lcr, SM501State),
1799 VMSTATE_UINT32(uart0_mcr, SM501State),
1800 VMSTATE_UINT32(uart0_scr, SM501State),
1801 VMSTATE_UINT8_ARRAY(dc_palette, SM501State, DC_PALETTE_ENTRIES),
1802 VMSTATE_UINT32(dc_panel_control, SM501State),
1803 VMSTATE_UINT32(dc_panel_panning_control, SM501State),
1804 VMSTATE_UINT32(dc_panel_fb_addr, SM501State),
1805 VMSTATE_UINT32(dc_panel_fb_offset, SM501State),
1806 VMSTATE_UINT32(dc_panel_fb_width, SM501State),
1807 VMSTATE_UINT32(dc_panel_fb_height, SM501State),
1808 VMSTATE_UINT32(dc_panel_tl_location, SM501State),
1809 VMSTATE_UINT32(dc_panel_br_location, SM501State),
1810 VMSTATE_UINT32(dc_panel_h_total, SM501State),
1811 VMSTATE_UINT32(dc_panel_h_sync, SM501State),
1812 VMSTATE_UINT32(dc_panel_v_total, SM501State),
1813 VMSTATE_UINT32(dc_panel_v_sync, SM501State),
1814 VMSTATE_UINT32(dc_panel_hwc_addr, SM501State),
1815 VMSTATE_UINT32(dc_panel_hwc_location, SM501State),
1816 VMSTATE_UINT32(dc_panel_hwc_color_1_2, SM501State),
1817 VMSTATE_UINT32(dc_panel_hwc_color_3, SM501State),
1818 VMSTATE_UINT32(dc_video_control, SM501State),
1819 VMSTATE_UINT32(dc_crt_control, SM501State),
1820 VMSTATE_UINT32(dc_crt_fb_addr, SM501State),
1821 VMSTATE_UINT32(dc_crt_fb_offset, SM501State),
1822 VMSTATE_UINT32(dc_crt_h_total, SM501State),
1823 VMSTATE_UINT32(dc_crt_h_sync, SM501State),
1824 VMSTATE_UINT32(dc_crt_v_total, SM501State),
1825 VMSTATE_UINT32(dc_crt_v_sync, SM501State),
1826 VMSTATE_UINT32(dc_crt_hwc_addr, SM501State),
1827 VMSTATE_UINT32(dc_crt_hwc_location, SM501State),
1828 VMSTATE_UINT32(dc_crt_hwc_color_1_2, SM501State),
1829 VMSTATE_UINT32(dc_crt_hwc_color_3, SM501State),
1830 VMSTATE_UINT32(twoD_source, SM501State),
1831 VMSTATE_UINT32(twoD_destination, SM501State),
1832 VMSTATE_UINT32(twoD_dimension, SM501State),
1833 VMSTATE_UINT32(twoD_control, SM501State),
1834 VMSTATE_UINT32(twoD_pitch, SM501State),
1835 VMSTATE_UINT32(twoD_foreground, SM501State),
1836 VMSTATE_UINT32(twoD_background, SM501State),
1837 VMSTATE_UINT32(twoD_stretch, SM501State),
1838 VMSTATE_UINT32(twoD_color_compare, SM501State),
1839 VMSTATE_UINT32(twoD_color_compare_mask, SM501State),
1840 VMSTATE_UINT32(twoD_mask, SM501State),
1841 VMSTATE_UINT32(twoD_clip_tl, SM501State),
1842 VMSTATE_UINT32(twoD_clip_br, SM501State),
1843 VMSTATE_UINT32(twoD_mono_pattern_low, SM501State),
1844 VMSTATE_UINT32(twoD_mono_pattern_high, SM501State),
1845 VMSTATE_UINT32(twoD_window_width, SM501State),
1846 VMSTATE_UINT32(twoD_source_base, SM501State),
1847 VMSTATE_UINT32(twoD_destination_base, SM501State),
1848 VMSTATE_UINT32(twoD_alpha, SM501State),
1849 VMSTATE_UINT32(twoD_wrap, SM501State),
1850 /* Added in version 2 */
1851 VMSTATE_UINT8(i2c_byte_count, SM501State),
1852 VMSTATE_UINT8(i2c_status, SM501State),
1853 VMSTATE_UINT8(i2c_addr, SM501State),
1854 VMSTATE_UINT8_ARRAY(i2c_data, SM501State, 16),
1855 VMSTATE_END_OF_LIST()
1859 #define TYPE_SYSBUS_SM501 "sysbus-sm501"
1860 #define SYSBUS_SM501(obj) \
1861 OBJECT_CHECK(SM501SysBusState, (obj), TYPE_SYSBUS_SM501)
1865 SysBusDevice parent_obj;
1873 static void sm501_realize_sysbus(DeviceState *dev, Error **errp)
1875 SM501SysBusState *s = SYSBUS_SM501(dev);
1876 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1877 DeviceState *usb_dev;
1879 sm501_init(&s->state, dev, s->vram_size);
1880 if (get_local_mem_size(&s->state) != s->vram_size) {
1881 error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
1882 get_local_mem_size(&s->state));
1885 sysbus_init_mmio(sbd, &s->state.local_mem_region);
1886 sysbus_init_mmio(sbd, &s->state.mmio_region);
1888 /* bridge to usb host emulation module */
1889 usb_dev = qdev_create(NULL, "sysbus-ohci");
1890 qdev_prop_set_uint32(usb_dev, "num-ports", 2);
1891 qdev_prop_set_uint64(usb_dev, "dma-offset", s->base);
1892 qdev_init_nofail(usb_dev);
1893 memory_region_add_subregion(&s->state.mmio_region, SM501_USB_HOST,
1894 sysbus_mmio_get_region(SYS_BUS_DEVICE(usb_dev), 0));
1895 sysbus_pass_irq(sbd, SYS_BUS_DEVICE(usb_dev));
1897 /* bridge to serial emulation module */
1899 serial_mm_init(&s->state.mmio_region, SM501_UART0, 2,
1900 NULL, /* TODO : chain irq to IRL */
1901 115200, s->chr_state, DEVICE_LITTLE_ENDIAN);
1905 static Property sm501_sysbus_properties[] = {
1906 DEFINE_PROP_UINT32("vram-size", SM501SysBusState, vram_size, 0),
1907 DEFINE_PROP_UINT32("base", SM501SysBusState, base, 0),
1908 DEFINE_PROP_PTR("chr-state", SM501SysBusState, chr_state),
1909 DEFINE_PROP_END_OF_LIST(),
1912 static void sm501_reset_sysbus(DeviceState *dev)
1914 SM501SysBusState *s = SYSBUS_SM501(dev);
1915 sm501_reset(&s->state);
1918 static const VMStateDescription vmstate_sm501_sysbus = {
1919 .name = TYPE_SYSBUS_SM501,
1921 .minimum_version_id = 2,
1922 .fields = (VMStateField[]) {
1923 VMSTATE_STRUCT(state, SM501SysBusState, 1,
1924 vmstate_sm501_state, SM501State),
1925 VMSTATE_END_OF_LIST()
1929 static void sm501_sysbus_class_init(ObjectClass *klass, void *data)
1931 DeviceClass *dc = DEVICE_CLASS(klass);
1933 dc->realize = sm501_realize_sysbus;
1934 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
1935 dc->desc = "SM501 Multimedia Companion";
1936 dc->props = sm501_sysbus_properties;
1937 dc->reset = sm501_reset_sysbus;
1938 dc->vmsd = &vmstate_sm501_sysbus;
1939 /* Note: pointer property "chr-state" may remain null, thus
1940 * no need for dc->user_creatable = false;
1944 static const TypeInfo sm501_sysbus_info = {
1945 .name = TYPE_SYSBUS_SM501,
1946 .parent = TYPE_SYS_BUS_DEVICE,
1947 .instance_size = sizeof(SM501SysBusState),
1948 .class_init = sm501_sysbus_class_init,
1951 #define TYPE_PCI_SM501 "sm501"
1952 #define PCI_SM501(obj) OBJECT_CHECK(SM501PCIState, (obj), TYPE_PCI_SM501)
1956 PCIDevice parent_obj;
1962 static void sm501_realize_pci(PCIDevice *dev, Error **errp)
1964 SM501PCIState *s = PCI_SM501(dev);
1966 sm501_init(&s->state, DEVICE(dev), s->vram_size);
1967 if (get_local_mem_size(&s->state) != s->vram_size) {
1968 error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
1969 get_local_mem_size(&s->state));
1972 pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
1973 &s->state.local_mem_region);
1974 pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY,
1975 &s->state.mmio_region);
1978 static Property sm501_pci_properties[] = {
1979 DEFINE_PROP_UINT32("vram-size", SM501PCIState, vram_size, 64 * MiB),
1980 DEFINE_PROP_END_OF_LIST(),
1983 static void sm501_reset_pci(DeviceState *dev)
1985 SM501PCIState *s = PCI_SM501(dev);
1986 sm501_reset(&s->state);
1987 /* Bits 2:0 of misc_control register is 001 for PCI */
1988 s->state.misc_control |= 1;
1991 static const VMStateDescription vmstate_sm501_pci = {
1992 .name = TYPE_PCI_SM501,
1994 .minimum_version_id = 2,
1995 .fields = (VMStateField[]) {
1996 VMSTATE_PCI_DEVICE(parent_obj, SM501PCIState),
1997 VMSTATE_STRUCT(state, SM501PCIState, 1,
1998 vmstate_sm501_state, SM501State),
1999 VMSTATE_END_OF_LIST()
2003 static void sm501_pci_class_init(ObjectClass *klass, void *data)
2005 DeviceClass *dc = DEVICE_CLASS(klass);
2006 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2008 k->realize = sm501_realize_pci;
2009 k->vendor_id = PCI_VENDOR_ID_SILICON_MOTION;
2010 k->device_id = PCI_DEVICE_ID_SM501;
2011 k->class_id = PCI_CLASS_DISPLAY_OTHER;
2012 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2013 dc->desc = "SM501 Display Controller";
2014 dc->props = sm501_pci_properties;
2015 dc->reset = sm501_reset_pci;
2016 dc->hotpluggable = false;
2017 dc->vmsd = &vmstate_sm501_pci;
2020 static const TypeInfo sm501_pci_info = {
2021 .name = TYPE_PCI_SM501,
2022 .parent = TYPE_PCI_DEVICE,
2023 .instance_size = sizeof(SM501PCIState),
2024 .class_init = sm501_pci_class_init,
2025 .interfaces = (InterfaceInfo[]) {
2026 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
2031 static void sm501_register_types(void)
2033 type_register_static(&sm501_sysbus_info);
2034 type_register_static(&sm501_pci_info);
2037 type_init(sm501_register_types)