2 * MIPS emulation helpers for qemu.
4 * Copyright (c) 2004-2005 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 /* no MMU emulation */
40 int no_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
41 target_ulong address, int rw, int access_type)
44 *prot = PAGE_READ | PAGE_WRITE;
48 /* fixed mapping MMU emulation */
49 int fixed_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
50 target_ulong address, int rw, int access_type)
52 if (address <= (int32_t)0x7FFFFFFFUL) {
53 if (!(env->CP0_Status & (1 << CP0St_ERL)))
54 *physical = address + 0x40000000UL;
57 } else if (address <= (int32_t)0xBFFFFFFFUL)
58 *physical = address & 0x1FFFFFFF;
62 *prot = PAGE_READ | PAGE_WRITE;
66 /* MIPS32/MIPS64 R4000-style MMU emulation */
67 int r4k_map_address (CPUState *env, target_ulong *physical, int *prot,
68 target_ulong address, int rw, int access_type)
70 uint8_t ASID = env->CP0_EntryHi & 0xFF;
73 for (i = 0; i < env->tlb->tlb_in_use; i++) {
74 r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
75 /* 1k pages are not supported. */
76 target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
77 target_ulong tag = address & ~mask;
78 target_ulong VPN = tlb->VPN & ~mask;
79 #if defined(TARGET_MIPS64)
83 /* Check ASID, virtual page number & size */
84 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
86 int n = !!(address & mask & ~(mask >> 1));
87 /* Check access rights */
88 if (!(n ? tlb->V1 : tlb->V0))
89 return TLBRET_INVALID;
90 if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
91 *physical = tlb->PFN[n] | (address & (mask >> 1));
93 if (n ? tlb->D1 : tlb->D0)
100 return TLBRET_NOMATCH;
103 static int get_physical_address (CPUState *env, target_ulong *physical,
104 int *prot, target_ulong address,
105 int rw, int access_type)
107 /* User mode can only access useg/xuseg */
108 int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
109 int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
110 int kernel_mode = !user_mode && !supervisor_mode;
111 #if defined(TARGET_MIPS64)
112 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
113 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
114 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
116 int ret = TLBRET_MATCH;
120 fprintf(logfile, "user mode %d h %08x\n",
121 user_mode, env->hflags);
125 if (address <= (int32_t)0x7FFFFFFFUL) {
127 if (env->CP0_Status & (1 << CP0St_ERL)) {
128 *physical = address & 0xFFFFFFFF;
129 *prot = PAGE_READ | PAGE_WRITE;
131 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
133 #if defined(TARGET_MIPS64)
134 } else if (address < 0x4000000000000000ULL) {
136 if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
137 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
139 ret = TLBRET_BADADDR;
141 } else if (address < 0x8000000000000000ULL) {
143 if ((supervisor_mode || kernel_mode) &&
144 SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
145 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
147 ret = TLBRET_BADADDR;
149 } else if (address < 0xC000000000000000ULL) {
151 if (kernel_mode && KX &&
152 (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
153 *physical = address & env->PAMask;
154 *prot = PAGE_READ | PAGE_WRITE;
156 ret = TLBRET_BADADDR;
158 } else if (address < 0xFFFFFFFF80000000ULL) {
160 if (kernel_mode && KX &&
161 address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
162 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
164 ret = TLBRET_BADADDR;
167 } else if (address < (int32_t)0xA0000000UL) {
170 *physical = address - (int32_t)0x80000000UL;
171 *prot = PAGE_READ | PAGE_WRITE;
173 ret = TLBRET_BADADDR;
175 } else if (address < (int32_t)0xC0000000UL) {
178 *physical = address - (int32_t)0xA0000000UL;
179 *prot = PAGE_READ | PAGE_WRITE;
181 ret = TLBRET_BADADDR;
183 } else if (address < (int32_t)0xE0000000UL) {
185 if (supervisor_mode || kernel_mode) {
186 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
188 ret = TLBRET_BADADDR;
192 /* XXX: debug segment is not emulated */
194 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
196 ret = TLBRET_BADADDR;
201 fprintf(logfile, TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
202 address, rw, access_type, *physical, *prot, ret);
209 #if defined(CONFIG_USER_ONLY)
210 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
215 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
217 target_ulong phys_addr;
220 if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
225 void cpu_mips_init_mmu (CPUState *env)
228 #endif /* !defined(CONFIG_USER_ONLY) */
230 int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
231 int mmu_idx, int is_softmmu)
233 target_ulong physical;
235 int exception = 0, error_code = 0;
241 cpu_dump_state(env, logfile, fprintf, 0);
243 fprintf(logfile, "%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n",
244 __func__, env->active_tc.PC, address, rw, mmu_idx, is_softmmu);
250 /* XXX: put correct access by using cpu_restore_state()
252 access_type = ACCESS_INT;
253 if (env->user_mode_only) {
254 /* user mode only emulation */
255 ret = TLBRET_NOMATCH;
258 ret = get_physical_address(env, &physical, &prot,
259 address, rw, access_type);
261 fprintf(logfile, "%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n",
262 __func__, address, ret, physical, prot);
264 if (ret == TLBRET_MATCH) {
265 ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
266 physical & TARGET_PAGE_MASK, prot,
267 mmu_idx, is_softmmu);
268 } else if (ret < 0) {
273 /* Reference to kernel address from user mode or supervisor mode */
274 /* Reference to supervisor address from user mode */
276 exception = EXCP_AdES;
278 exception = EXCP_AdEL;
281 /* No TLB match for a mapped address */
283 exception = EXCP_TLBS;
285 exception = EXCP_TLBL;
289 /* TLB match with no valid bit */
291 exception = EXCP_TLBS;
293 exception = EXCP_TLBL;
296 /* TLB match but 'D' bit is cleared */
297 exception = EXCP_LTLBL;
301 /* Raise exception */
302 env->CP0_BadVAddr = address;
303 env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
304 ((address >> 9) & 0x007ffff0);
306 (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
307 #if defined(TARGET_MIPS64)
308 env->CP0_EntryHi &= env->SEGMask;
309 env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
310 ((address & 0xC00000000000ULL) >> (env->SEGBITS - 9)) |
311 ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
313 env->exception_index = exception;
314 env->error_code = error_code;
321 #if !defined(CONFIG_USER_ONLY)
322 static const char * const excp_names[EXCP_LAST + 1] = {
323 [EXCP_RESET] = "reset",
324 [EXCP_SRESET] = "soft reset",
325 [EXCP_DSS] = "debug single step",
326 [EXCP_DINT] = "debug interrupt",
327 [EXCP_NMI] = "non-maskable interrupt",
328 [EXCP_MCHECK] = "machine check",
329 [EXCP_EXT_INTERRUPT] = "interrupt",
330 [EXCP_DFWATCH] = "deferred watchpoint",
331 [EXCP_DIB] = "debug instruction breakpoint",
332 [EXCP_IWATCH] = "instruction fetch watchpoint",
333 [EXCP_AdEL] = "address error load",
334 [EXCP_AdES] = "address error store",
335 [EXCP_TLBF] = "TLB refill",
336 [EXCP_IBE] = "instruction bus error",
337 [EXCP_DBp] = "debug breakpoint",
338 [EXCP_SYSCALL] = "syscall",
339 [EXCP_BREAK] = "break",
340 [EXCP_CpU] = "coprocessor unusable",
341 [EXCP_RI] = "reserved instruction",
342 [EXCP_OVERFLOW] = "arithmetic overflow",
343 [EXCP_TRAP] = "trap",
344 [EXCP_FPE] = "floating point",
345 [EXCP_DDBS] = "debug data break store",
346 [EXCP_DWATCH] = "data watchpoint",
347 [EXCP_LTLBL] = "TLB modify",
348 [EXCP_TLBL] = "TLB load",
349 [EXCP_TLBS] = "TLB store",
350 [EXCP_DBE] = "data bus error",
351 [EXCP_DDBL] = "debug data break load",
352 [EXCP_THREAD] = "thread",
353 [EXCP_MDMX] = "MDMX",
354 [EXCP_C2E] = "precise coprocessor 2",
355 [EXCP_CACHE] = "cache error",
359 void do_interrupt (CPUState *env)
361 #if !defined(CONFIG_USER_ONLY)
366 if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
367 if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
370 name = excp_names[env->exception_index];
372 fprintf(logfile, "%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
373 __func__, env->active_tc.PC, env->CP0_EPC, name);
375 if (env->exception_index == EXCP_EXT_INTERRUPT &&
376 (env->hflags & MIPS_HFLAG_DM))
377 env->exception_index = EXCP_DINT;
379 switch (env->exception_index) {
381 env->CP0_Debug |= 1 << CP0DB_DSS;
382 /* Debug single step cannot be raised inside a delay slot and
383 * resume will always occur on the next instruction
384 * (but we assume the pc has always been updated during
387 env->CP0_DEPC = env->active_tc.PC;
388 goto enter_debug_mode;
390 env->CP0_Debug |= 1 << CP0DB_DINT;
393 env->CP0_Debug |= 1 << CP0DB_DIB;
396 env->CP0_Debug |= 1 << CP0DB_DBp;
399 env->CP0_Debug |= 1 << CP0DB_DDBS;
402 env->CP0_Debug |= 1 << CP0DB_DDBL;
404 if (env->hflags & MIPS_HFLAG_BMASK) {
405 /* If the exception was raised from a delay slot,
406 come back to the jump. */
407 env->CP0_DEPC = env->active_tc.PC - 4;
408 env->hflags &= ~MIPS_HFLAG_BMASK;
410 env->CP0_DEPC = env->active_tc.PC;
413 env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
414 env->hflags &= ~(MIPS_HFLAG_KSU);
415 /* EJTAG probe trap enable is not implemented... */
416 if (!(env->CP0_Status & (1 << CP0St_EXL)))
417 env->CP0_Cause &= ~(1 << CP0Ca_BD);
418 env->active_tc.PC = (int32_t)0xBFC00480;
424 env->CP0_Status |= (1 << CP0St_SR);
425 memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
428 env->CP0_Status |= (1 << CP0St_NMI);
430 if (env->hflags & MIPS_HFLAG_BMASK) {
431 /* If the exception was raised from a delay slot,
432 come back to the jump. */
433 env->CP0_ErrorEPC = env->active_tc.PC - 4;
434 env->hflags &= ~MIPS_HFLAG_BMASK;
436 env->CP0_ErrorEPC = env->active_tc.PC;
438 env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
439 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
440 env->hflags &= ~(MIPS_HFLAG_KSU);
441 if (!(env->CP0_Status & (1 << CP0St_EXL)))
442 env->CP0_Cause &= ~(1 << CP0Ca_BD);
443 env->active_tc.PC = (int32_t)0xBFC00000;
445 case EXCP_EXT_INTERRUPT:
447 if (env->CP0_Cause & (1 << CP0Ca_IV))
455 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
456 #if defined(TARGET_MIPS64)
457 int R = env->CP0_BadVAddr >> 62;
458 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
459 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
460 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
462 if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
471 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
472 #if defined(TARGET_MIPS64)
473 int R = env->CP0_BadVAddr >> 62;
474 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
475 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
476 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
478 if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
508 env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
509 (env->error_code << CP0Ca_CE);
528 /* XXX: TODO: manage defered watch exceptions */
538 if (env->CP0_Status & (1 << CP0St_BEV)) {
544 if (!(env->CP0_Status & (1 << CP0St_EXL))) {
545 if (env->hflags & MIPS_HFLAG_BMASK) {
546 /* If the exception was raised from a delay slot,
547 come back to the jump. */
548 env->CP0_EPC = env->active_tc.PC - 4;
549 env->CP0_Cause |= (1 << CP0Ca_BD);
551 env->CP0_EPC = env->active_tc.PC;
552 env->CP0_Cause &= ~(1 << CP0Ca_BD);
554 env->CP0_Status |= (1 << CP0St_EXL);
555 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
556 env->hflags &= ~(MIPS_HFLAG_KSU);
558 env->hflags &= ~MIPS_HFLAG_BMASK;
559 if (env->CP0_Status & (1 << CP0St_BEV)) {
560 env->active_tc.PC = (int32_t)0xBFC00200;
562 env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
564 env->active_tc.PC += offset;
565 env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
569 fprintf(logfile, "Invalid MIPS exception %d. Exiting\n",
570 env->exception_index);
572 printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
575 if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
576 fprintf(logfile, "%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
577 " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
578 __func__, env->active_tc.PC, env->CP0_EPC, cause,
579 env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
582 #endif /* !defined(CONFIG_USER_ONLY) */
583 env->exception_index = EXCP_NONE;
586 void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
591 uint8_t ASID = env->CP0_EntryHi & 0xFF;
594 tlb = &env->tlb->mmu.r4k.tlb[idx];
595 /* The qemu TLB is flushed when the ASID changes, so no need to
596 flush these entries again. */
597 if (tlb->G == 0 && tlb->ASID != ASID) {
601 if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
602 /* For tlbwr, we can shadow the discarded entry into
603 a new (fake) TLB entry, as long as the guest can not
604 tell that it's there. */
605 env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
606 env->tlb->tlb_in_use++;
610 /* 1k pages are not supported. */
611 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
613 addr = tlb->VPN & ~mask;
614 #if defined(TARGET_MIPS64)
615 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
616 addr |= 0x3FFFFF0000000000ULL;
619 end = addr | (mask >> 1);
621 tlb_flush_page (env, addr);
622 addr += TARGET_PAGE_SIZE;
626 addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
627 #if defined(TARGET_MIPS64)
628 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
629 addr |= 0x3FFFFF0000000000ULL;
633 while (addr - 1 < end) {
634 tlb_flush_page (env, addr);
635 addr += TARGET_PAGE_SIZE;