2 * Motorola ColdFire MCF5208 SoC emulation.
4 * Copyright (c) 2007 CodeSourcery.
6 * This code is licenced under the GPL
10 #define SYS_FREQ 66000000
12 #define PCSR_EN 0x0001
13 #define PCSR_RLD 0x0002
14 #define PCSR_PIF 0x0004
15 #define PCSR_PIE 0x0008
16 #define PCSR_OVW 0x0010
17 #define PCSR_DBG 0x0020
18 #define PCSR_DOZE 0x0040
19 #define PCSR_PRE_SHIFT 8
20 #define PCSR_PRE_MASK 0x0f00
30 static void m5208_timer_update(m5208_timer_state *s)
32 if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF))
33 qemu_irq_raise(s->irq);
35 qemu_irq_lower(s->irq);
38 static void m5208_timer_write(m5208_timer_state *s, int offset,
45 /* The PIF bit is set-to-clear. */
46 if (value & PCSR_PIF) {
50 /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
51 if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) {
53 m5208_timer_update(s);
57 if (s->pcsr & PCSR_EN)
58 ptimer_stop(s->timer);
62 prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT);
63 ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale);
64 if (s->pcsr & PCSR_RLD)
68 ptimer_set_limit(s->timer, limit, 0);
70 if (s->pcsr & PCSR_EN)
71 ptimer_run(s->timer, 0);
76 if ((s->pcsr & PCSR_RLD) == 0) {
77 if (s->pcsr & PCSR_OVW)
78 ptimer_set_count(s->timer, value);
80 ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
86 /* Should never happen. */
89 m5208_timer_update(s);
92 static void m5208_timer_trigger(void *opaque)
94 m5208_timer_state *s = (m5208_timer_state *)opaque;
96 m5208_timer_update(s);
100 m5208_timer_state timer[2];
103 static uint32_t m5208_sys_read(void *opaque, target_phys_addr_t addr)
105 m5208_sys_state *s = (m5208_sys_state *)opaque;
109 return s->timer[0].pcsr;
111 return s->timer[0].pmr;
113 return ptimer_get_count(s->timer[0].timer);
116 return s->timer[1].pcsr;
118 return s->timer[1].pmr;
120 return ptimer_get_count(s->timer[1].timer);
122 /* SDRAM Controller. */
123 case 0xfc0a8110: /* SDCS0 */
126 for (n = 0; n < 32; n++) {
127 if (ram_size < (2u << n))
130 return (n - 1) | 0x40000000;
132 case 0xfc0a8114: /* SDCS1 */
136 cpu_abort(cpu_single_env, "m5208_sys_read: Bad offset 0x%x\n",
142 static void m5208_sys_write(void *opaque, target_phys_addr_t addr,
145 m5208_sys_state *s = (m5208_sys_state *)opaque;
151 m5208_timer_write(&s->timer[0], addr & 0xf, value);
157 m5208_timer_write(&s->timer[1], addr & 0xf, value);
160 cpu_abort(cpu_single_env, "m5208_sys_write: Bad offset 0x%x\n",
166 static CPUReadMemoryFunc *m5208_sys_readfn[] = {
172 static CPUWriteMemoryFunc *m5208_sys_writefn[] = {
178 static void mcf5208_sys_init(qemu_irq *pic)
185 s = (m5208_sys_state *)qemu_mallocz(sizeof(m5208_sys_state));
186 iomemtype = cpu_register_io_memory(0, m5208_sys_readfn,
187 m5208_sys_writefn, s);
189 cpu_register_physical_memory(0xfc0a8000, 0x00004000, iomemtype);
191 for (i = 0; i < 2; i++) {
192 bh = qemu_bh_new(m5208_timer_trigger, &s->timer[i]);
193 s->timer[i].timer = ptimer_init(bh);
194 cpu_register_physical_memory(0xfc080000 + 0x4000 * i, 0x00004000,
196 s->timer[i].irq = pic[4 + i];
200 static void mcf5208evb_init(int ram_size, int vga_ram_size,
201 const char *boot_device, DisplayState *ds,
202 const char **fd_filename, int snapshot,
203 const char *kernel_filename, const char *kernel_cmdline,
204 const char *initrd_filename, const char *cpu_model)
214 env = cpu_init(cpu_model);
216 fprintf(stderr, "Unable to find m68k CPU definition\n");
220 /* Initialize CPU registers. */
222 /* TODO: Configure BARs. */
224 /* DRAM at 0x20000000 */
225 cpu_register_physical_memory(0x40000000, ram_size,
226 qemu_ram_alloc(ram_size) | IO_MEM_RAM);
229 cpu_register_physical_memory(0x80000000, 16384,
230 qemu_ram_alloc(16384) | IO_MEM_RAM);
232 /* Internal peripherals. */
233 pic = mcf_intc_init(0xfc048000, env);
235 mcf_uart_mm_init(0xfc060000, pic[26], serial_hds[0]);
236 mcf_uart_mm_init(0xfc064000, pic[27], serial_hds[1]);
237 mcf_uart_mm_init(0xfc068000, pic[28], serial_hds[2]);
239 mcf5208_sys_init(pic);
242 fprintf(stderr, "Too many NICs\n");
245 if (nd_table[0].vlan) {
246 if (nd_table[0].model == NULL
247 || strcmp(nd_table[0].model, "mcf_fec") == 0) {
248 mcf_fec_init(&nd_table[0], 0xfc030000, pic + 36);
249 } else if (strcmp(nd_table[0].model, "?") == 0) {
250 fprintf(stderr, "qemu: Supported NICs: mcf_fec\n");
253 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
258 /* 0xfc000000 SCM. */
259 /* 0xfc004000 XBS. */
260 /* 0xfc008000 FlexBus CS. */
261 /* 0xfc030000 FEC. */
262 /* 0xfc040000 SCM + Power management. */
263 /* 0xfc044000 eDMA. */
264 /* 0xfc048000 INTC. */
265 /* 0xfc058000 I2C. */
266 /* 0xfc05c000 QSPI. */
267 /* 0xfc060000 UART0. */
268 /* 0xfc064000 UART0. */
269 /* 0xfc068000 UART0. */
270 /* 0xfc070000 DMA timers. */
271 /* 0xfc080000 PIT0. */
272 /* 0xfc084000 PIT1. */
273 /* 0xfc088000 EPORT. */
274 /* 0xfc08c000 Watchdog. */
275 /* 0xfc090000 clock module. */
276 /* 0xfc0a0000 CCM + reset. */
277 /* 0xfc0a4000 GPIO. */
278 /* 0xfc0a8000 SDRAM controller. */
281 if (!kernel_filename) {
282 fprintf(stderr, "Kernel image must be specified\n");
286 kernel_size = load_elf(kernel_filename, 0, &elf_entry, NULL, NULL);
288 if (kernel_size < 0) {
289 kernel_size = load_uboot(kernel_filename, &entry, NULL);
291 if (kernel_size < 0) {
292 kernel_size = load_image(kernel_filename, phys_ram_base);
295 if (kernel_size < 0) {
296 fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
303 QEMUMachine mcf5208evb_machine = {