4 * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
26 #include "hw/sysbus.h"
27 #include "sysemu/reset.h"
28 #include "sysemu/runstate.h"
29 #include "migration/vmstate.h"
30 #include "qemu/module.h"
31 #include "qemu/timer.h"
33 #include "hw/ptimer.h"
34 #include "qom/object.h"
38 #define RW_TMR0_DIV 0x00
39 #define R_TMR0_DATA 0x04
40 #define RW_TMR0_CTRL 0x08
41 #define RW_TMR1_DIV 0x10
42 #define R_TMR1_DATA 0x14
43 #define RW_TMR1_CTRL 0x18
45 #define RW_WD_CTRL 0x40
46 #define R_WD_STAT 0x44
47 #define RW_INTR_MASK 0x48
48 #define RW_ACK_INTR 0x4c
50 #define R_MASKED_INTR 0x54
52 #define TYPE_ETRAX_FS_TIMER "etraxfs-timer"
53 typedef struct ETRAXTimerState ETRAXTimerState;
54 DECLARE_INSTANCE_CHECKER(ETRAXTimerState, ETRAX_TIMER,
57 struct ETRAXTimerState {
58 SysBusDevice parent_obj;
64 ptimer_state *ptimer_t0;
65 ptimer_state *ptimer_t1;
66 ptimer_state *ptimer_wd;
70 /* Control registers. */
73 uint32_t rw_tmr0_ctrl;
77 uint32_t rw_tmr1_ctrl;
81 uint32_t rw_intr_mask;
84 uint32_t r_masked_intr;
87 static const VMStateDescription vmstate_etraxfs = {
90 .minimum_version_id = 0,
91 .fields = (VMStateField[]) {
92 VMSTATE_PTIMER(ptimer_t0, ETRAXTimerState),
93 VMSTATE_PTIMER(ptimer_t1, ETRAXTimerState),
94 VMSTATE_PTIMER(ptimer_wd, ETRAXTimerState),
96 VMSTATE_UINT32(wd_hits, ETRAXTimerState),
98 VMSTATE_UINT32(rw_tmr0_div, ETRAXTimerState),
99 VMSTATE_UINT32(r_tmr0_data, ETRAXTimerState),
100 VMSTATE_UINT32(rw_tmr0_ctrl, ETRAXTimerState),
102 VMSTATE_UINT32(rw_tmr1_div, ETRAXTimerState),
103 VMSTATE_UINT32(r_tmr1_data, ETRAXTimerState),
104 VMSTATE_UINT32(rw_tmr1_ctrl, ETRAXTimerState),
106 VMSTATE_UINT32(rw_wd_ctrl, ETRAXTimerState),
108 VMSTATE_UINT32(rw_intr_mask, ETRAXTimerState),
109 VMSTATE_UINT32(rw_ack_intr, ETRAXTimerState),
110 VMSTATE_UINT32(r_intr, ETRAXTimerState),
111 VMSTATE_UINT32(r_masked_intr, ETRAXTimerState),
113 VMSTATE_END_OF_LIST()
118 timer_read(void *opaque, hwaddr addr, unsigned int size)
120 ETRAXTimerState *t = opaque;
125 r = ptimer_get_count(t->ptimer_t0);
128 r = ptimer_get_count(t->ptimer_t1);
131 r = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 10;
137 r = t->r_intr & t->rw_intr_mask;
140 D(printf ("%s %x\n", __func__, addr));
146 static void update_ctrl(ETRAXTimerState *t, int tnum)
150 unsigned int freq_hz;
157 ctrl = t->rw_tmr0_ctrl;
158 div = t->rw_tmr0_div;
159 timer = t->ptimer_t0;
161 ctrl = t->rw_tmr1_ctrl;
162 div = t->rw_tmr1_div;
163 timer = t->ptimer_t1;
175 D(printf ("extern or disabled timer clock?\n"));
177 case 4: freq_hz = 29493000; break;
178 case 5: freq_hz = 32000000; break;
179 case 6: freq_hz = 32768000; break;
180 case 7: freq_hz = 100000000; break;
186 D(printf ("freq_hz=%d div=%d\n", freq_hz, div));
187 ptimer_transaction_begin(timer);
188 ptimer_set_freq(timer, freq_hz);
189 ptimer_set_limit(timer, div, 0);
195 ptimer_set_limit(timer, div, 1);
203 ptimer_run(timer, 0);
209 ptimer_transaction_commit(timer);
212 static void timer_update_irq(ETRAXTimerState *t)
214 t->r_intr &= ~(t->rw_ack_intr);
215 t->r_masked_intr = t->r_intr & t->rw_intr_mask;
217 D(printf("%s: masked_intr=%x\n", __func__, t->r_masked_intr));
218 qemu_set_irq(t->irq, !!t->r_masked_intr);
221 static void timer0_hit(void *opaque)
223 ETRAXTimerState *t = opaque;
228 static void timer1_hit(void *opaque)
230 ETRAXTimerState *t = opaque;
235 static void watchdog_hit(void *opaque)
237 ETRAXTimerState *t = opaque;
238 if (t->wd_hits == 0) {
239 /* real hw gives a single tick before reseting but we are
240 a bit friendlier to compensate for our slower execution. */
241 ptimer_set_count(t->ptimer_wd, 10);
242 ptimer_run(t->ptimer_wd, 1);
243 qemu_irq_raise(t->nmi);
246 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
251 static inline void timer_watchdog_update(ETRAXTimerState *t, uint32_t value)
253 unsigned int wd_en = t->rw_wd_ctrl & (1 << 8);
254 unsigned int wd_key = t->rw_wd_ctrl >> 9;
255 unsigned int wd_cnt = t->rw_wd_ctrl & 511;
256 unsigned int new_key = value >> 9 & ((1 << 7) - 1);
257 unsigned int new_cmd = (value >> 8) & 1;
259 /* If the watchdog is enabled, they written key must match the
260 complement of the previous. */
261 wd_key = ~wd_key & ((1 << 7) - 1);
263 if (wd_en && wd_key != new_key)
266 D(printf("en=%d new_key=%x oldkey=%x cmd=%d cnt=%d\n",
267 wd_en, new_key, wd_key, new_cmd, wd_cnt));
270 qemu_irq_lower(t->nmi);
274 ptimer_transaction_begin(t->ptimer_wd);
275 ptimer_set_freq(t->ptimer_wd, 760);
278 ptimer_set_count(t->ptimer_wd, wd_cnt);
280 ptimer_run(t->ptimer_wd, 1);
282 ptimer_stop(t->ptimer_wd);
284 t->rw_wd_ctrl = value;
285 ptimer_transaction_commit(t->ptimer_wd);
289 timer_write(void *opaque, hwaddr addr,
290 uint64_t val64, unsigned int size)
292 ETRAXTimerState *t = opaque;
293 uint32_t value = val64;
298 t->rw_tmr0_div = value;
301 D(printf ("RW_TMR0_CTRL=%x\n", value));
302 t->rw_tmr0_ctrl = value;
306 t->rw_tmr1_div = value;
309 D(printf ("RW_TMR1_CTRL=%x\n", value));
310 t->rw_tmr1_ctrl = value;
314 D(printf ("RW_INTR_MASK=%x\n", value));
315 t->rw_intr_mask = value;
319 timer_watchdog_update(t, value);
322 t->rw_ack_intr = value;
327 printf ("%s " TARGET_FMT_plx " %x\n",
328 __func__, addr, value);
333 static const MemoryRegionOps timer_ops = {
335 .write = timer_write,
336 .endianness = DEVICE_LITTLE_ENDIAN,
338 .min_access_size = 4,
343 static void etraxfs_timer_reset_enter(Object *obj, ResetType type)
345 ETRAXTimerState *t = ETRAX_TIMER(obj);
347 ptimer_transaction_begin(t->ptimer_t0);
348 ptimer_stop(t->ptimer_t0);
349 ptimer_transaction_commit(t->ptimer_t0);
350 ptimer_transaction_begin(t->ptimer_t1);
351 ptimer_stop(t->ptimer_t1);
352 ptimer_transaction_commit(t->ptimer_t1);
353 ptimer_transaction_begin(t->ptimer_wd);
354 ptimer_stop(t->ptimer_wd);
355 ptimer_transaction_commit(t->ptimer_wd);
361 static void etraxfs_timer_reset_hold(Object *obj)
363 ETRAXTimerState *t = ETRAX_TIMER(obj);
365 qemu_irq_lower(t->irq);
368 static void etraxfs_timer_realize(DeviceState *dev, Error **errp)
370 ETRAXTimerState *t = ETRAX_TIMER(dev);
371 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
373 t->ptimer_t0 = ptimer_init(timer0_hit, t, PTIMER_POLICY_LEGACY);
374 t->ptimer_t1 = ptimer_init(timer1_hit, t, PTIMER_POLICY_LEGACY);
375 t->ptimer_wd = ptimer_init(watchdog_hit, t, PTIMER_POLICY_LEGACY);
377 sysbus_init_irq(sbd, &t->irq);
378 sysbus_init_irq(sbd, &t->nmi);
380 memory_region_init_io(&t->mmio, OBJECT(t), &timer_ops, t,
381 "etraxfs-timer", 0x5c);
382 sysbus_init_mmio(sbd, &t->mmio);
385 static void etraxfs_timer_class_init(ObjectClass *klass, void *data)
387 DeviceClass *dc = DEVICE_CLASS(klass);
388 ResettableClass *rc = RESETTABLE_CLASS(klass);
390 dc->realize = etraxfs_timer_realize;
391 dc->vmsd = &vmstate_etraxfs;
392 rc->phases.enter = etraxfs_timer_reset_enter;
393 rc->phases.hold = etraxfs_timer_reset_hold;
396 static const TypeInfo etraxfs_timer_info = {
397 .name = TYPE_ETRAX_FS_TIMER,
398 .parent = TYPE_SYS_BUS_DEVICE,
399 .instance_size = sizeof(ETRAXTimerState),
400 .class_init = etraxfs_timer_class_init,
403 static void etraxfs_timer_register_types(void)
405 type_register_static(&etraxfs_timer_info);
408 type_init(etraxfs_timer_register_types)