4 #include "qemu-common.h"
6 /* Devices used by sparc32 system. */
9 void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq);
10 void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
11 uint8_t *buf, int len, int is_write);
12 static inline void sparc_iommu_memory_read(void *opaque,
13 target_phys_addr_t addr,
14 uint8_t *buf, int len)
16 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
19 static inline void sparc_iommu_memory_write(void *opaque,
20 target_phys_addr_t addr,
21 uint8_t *buf, int len)
23 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
27 void tcx_init(target_phys_addr_t addr, int vram_size, int width, int height,
31 void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
32 const uint32_t *intbit_to_level,
33 qemu_irq **irq, qemu_irq **cpu_irq,
34 qemu_irq **parent_irq, unsigned int cputimer);
35 void slavio_pic_info(Monitor *mon, void *opaque);
36 void slavio_irq_info(Monitor *mon, void *opaque);
39 void *sbi_init(target_phys_addr_t addr, qemu_irq **irq, qemu_irq **cpu_irq,
40 qemu_irq **parent_irq);
43 void *sun4c_intctl_init(target_phys_addr_t addr, qemu_irq **irq,
44 qemu_irq *parent_irq);
45 void sun4c_pic_info(Monitor *mon, void *opaque);
46 void sun4c_irq_info(Monitor *mon, void *opaque);
49 void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
50 qemu_irq *cpu_irqs, unsigned int num_cpus);
53 void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
54 target_phys_addr_t aux1_base,
55 target_phys_addr_t aux2_base, qemu_irq irq,
56 qemu_irq cpu_halt, qemu_irq **fdc_tc);
57 void slavio_set_power_fail(void *opaque, int power_failing);
60 void cs_init(target_phys_addr_t base, int irq, void *intctl);
63 #include "sparc32_dma.h"
66 void *ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version);