4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #ifdef CONFIG_USER_ONLY
35 #include "qemu_socket.h"
37 /* XXX: these constants may be independent of the host ones even for Unix */
57 typedef struct GDBState {
58 CPUState *env; /* current CPU */
59 enum RSState state; /* parsing state */
63 char last_packet[4100];
65 #ifdef CONFIG_USER_ONLY
73 #ifdef CONFIG_USER_ONLY
74 /* XXX: This is not thread safe. Do we care? */
75 static int gdbserver_fd = -1;
77 /* XXX: remove this hack. */
78 static GDBState gdbserver_state;
80 static int get_char(GDBState *s)
86 ret = recv(s->fd, &ch, 1, 0);
88 if (errno != EINTR && errno != EAGAIN)
90 } else if (ret == 0) {
100 /* GDB stub state for use by semihosting syscalls. */
101 static GDBState *gdb_syscall_state;
102 static gdb_syscall_complete_cb gdb_current_syscall_cb;
110 /* If gdb is connected when the first semihosting syscall occurs then use
111 remote gdb syscalls. Otherwise use native file IO. */
112 int use_gdb_syscalls(void)
114 if (gdb_syscall_mode == GDB_SYS_UNKNOWN) {
115 gdb_syscall_mode = (gdb_syscall_state ? GDB_SYS_ENABLED
118 return gdb_syscall_mode == GDB_SYS_ENABLED;
121 static void put_buffer(GDBState *s, const uint8_t *buf, int len)
123 #ifdef CONFIG_USER_ONLY
127 ret = send(s->fd, buf, len, 0);
129 if (errno != EINTR && errno != EAGAIN)
137 qemu_chr_write(s->chr, buf, len);
141 static inline int fromhex(int v)
143 if (v >= '0' && v <= '9')
145 else if (v >= 'A' && v <= 'F')
147 else if (v >= 'a' && v <= 'f')
153 static inline int tohex(int v)
161 static void memtohex(char *buf, const uint8_t *mem, int len)
166 for(i = 0; i < len; i++) {
168 *q++ = tohex(c >> 4);
169 *q++ = tohex(c & 0xf);
174 static void hextomem(uint8_t *mem, const char *buf, int len)
178 for(i = 0; i < len; i++) {
179 mem[i] = (fromhex(buf[0]) << 4) | fromhex(buf[1]);
184 /* return -1 if error, 0 if OK */
185 static int put_packet(GDBState *s, char *buf)
191 printf("reply='%s'\n", buf);
201 for(i = 0; i < len; i++) {
205 *(p++) = tohex((csum >> 4) & 0xf);
206 *(p++) = tohex((csum) & 0xf);
208 s->last_packet_len = p - s->last_packet;
209 put_buffer(s, s->last_packet, s->last_packet_len);
211 #ifdef CONFIG_USER_ONLY
224 #if defined(TARGET_I386)
226 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
228 uint32_t *registers = (uint32_t *)mem_buf;
231 for(i = 0; i < 8; i++) {
232 registers[i] = env->regs[i];
234 registers[8] = env->eip;
235 registers[9] = env->eflags;
236 registers[10] = env->segs[R_CS].selector;
237 registers[11] = env->segs[R_SS].selector;
238 registers[12] = env->segs[R_DS].selector;
239 registers[13] = env->segs[R_ES].selector;
240 registers[14] = env->segs[R_FS].selector;
241 registers[15] = env->segs[R_GS].selector;
242 /* XXX: convert floats */
243 for(i = 0; i < 8; i++) {
244 memcpy(mem_buf + 16 * 4 + i * 10, &env->fpregs[i], 10);
246 registers[36] = env->fpuc;
247 fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
248 registers[37] = fpus;
249 registers[38] = 0; /* XXX: convert tags */
250 registers[39] = 0; /* fiseg */
251 registers[40] = 0; /* fioff */
252 registers[41] = 0; /* foseg */
253 registers[42] = 0; /* fooff */
254 registers[43] = 0; /* fop */
256 for(i = 0; i < 16; i++)
257 tswapls(®isters[i]);
258 for(i = 36; i < 44; i++)
259 tswapls(®isters[i]);
263 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
265 uint32_t *registers = (uint32_t *)mem_buf;
268 for(i = 0; i < 8; i++) {
269 env->regs[i] = tswapl(registers[i]);
271 env->eip = tswapl(registers[8]);
272 env->eflags = tswapl(registers[9]);
273 #if defined(CONFIG_USER_ONLY)
274 #define LOAD_SEG(index, sreg)\
275 if (tswapl(registers[index]) != env->segs[sreg].selector)\
276 cpu_x86_load_seg(env, sreg, tswapl(registers[index]));
286 #elif defined (TARGET_PPC)
287 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
289 uint32_t *registers = (uint32_t *)mem_buf, tmp;
293 for(i = 0; i < 32; i++) {
294 registers[i] = tswapl(env->gpr[i]);
297 for (i = 0; i < 32; i++) {
298 registers[(i * 2) + 32] = tswapl(*((uint32_t *)&env->fpr[i]));
299 registers[(i * 2) + 33] = tswapl(*((uint32_t *)&env->fpr[i] + 1));
301 /* nip, msr, ccr, lnk, ctr, xer, mq */
302 registers[96] = tswapl(env->nip);
303 registers[97] = tswapl(do_load_msr(env));
305 for (i = 0; i < 8; i++)
306 tmp |= env->crf[i] << (32 - ((i + 1) * 4));
307 registers[98] = tswapl(tmp);
308 registers[99] = tswapl(env->lr);
309 registers[100] = tswapl(env->ctr);
310 registers[101] = tswapl(ppc_load_xer(env));
316 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
318 uint32_t *registers = (uint32_t *)mem_buf;
322 for (i = 0; i < 32; i++) {
323 env->gpr[i] = tswapl(registers[i]);
326 for (i = 0; i < 32; i++) {
327 *((uint32_t *)&env->fpr[i]) = tswapl(registers[(i * 2) + 32]);
328 *((uint32_t *)&env->fpr[i] + 1) = tswapl(registers[(i * 2) + 33]);
330 /* nip, msr, ccr, lnk, ctr, xer, mq */
331 env->nip = tswapl(registers[96]);
332 do_store_msr(env, tswapl(registers[97]));
333 registers[98] = tswapl(registers[98]);
334 for (i = 0; i < 8; i++)
335 env->crf[i] = (registers[98] >> (32 - ((i + 1) * 4))) & 0xF;
336 env->lr = tswapl(registers[99]);
337 env->ctr = tswapl(registers[100]);
338 ppc_store_xer(env, tswapl(registers[101]));
340 #elif defined (TARGET_SPARC)
341 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
343 target_ulong *registers = (target_ulong *)mem_buf;
347 for(i = 0; i < 8; i++) {
348 registers[i] = tswapl(env->gregs[i]);
350 /* fill in register window */
351 for(i = 0; i < 24; i++) {
352 registers[i + 8] = tswapl(env->regwptr[i]);
354 #ifndef TARGET_SPARC64
356 for (i = 0; i < 32; i++) {
357 registers[i + 32] = tswapl(*((uint32_t *)&env->fpr[i]));
359 /* Y, PSR, WIM, TBR, PC, NPC, FPSR, CPSR */
360 registers[64] = tswapl(env->y);
365 registers[65] = tswapl(tmp);
367 registers[66] = tswapl(env->wim);
368 registers[67] = tswapl(env->tbr);
369 registers[68] = tswapl(env->pc);
370 registers[69] = tswapl(env->npc);
371 registers[70] = tswapl(env->fsr);
372 registers[71] = 0; /* csr */
374 return 73 * sizeof(target_ulong);
377 for (i = 0; i < 64; i += 2) {
380 tmp = ((uint64_t)*(uint32_t *)&env->fpr[i]) << 32;
381 tmp |= *(uint32_t *)&env->fpr[i + 1];
382 registers[i / 2 + 32] = tswap64(tmp);
384 registers[64] = tswapl(env->pc);
385 registers[65] = tswapl(env->npc);
386 registers[66] = tswapl(((uint64_t)GET_CCR(env) << 32) |
387 ((env->asi & 0xff) << 24) |
388 ((env->pstate & 0xfff) << 8) |
390 registers[67] = tswapl(env->fsr);
391 registers[68] = tswapl(env->fprs);
392 registers[69] = tswapl(env->y);
393 return 70 * sizeof(target_ulong);
397 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
399 target_ulong *registers = (target_ulong *)mem_buf;
403 for(i = 0; i < 7; i++) {
404 env->gregs[i] = tswapl(registers[i]);
406 /* fill in register window */
407 for(i = 0; i < 24; i++) {
408 env->regwptr[i] = tswapl(registers[i + 8]);
410 #ifndef TARGET_SPARC64
412 for (i = 0; i < 32; i++) {
413 *((uint32_t *)&env->fpr[i]) = tswapl(registers[i + 32]);
415 /* Y, PSR, WIM, TBR, PC, NPC, FPSR, CPSR */
416 env->y = tswapl(registers[64]);
417 PUT_PSR(env, tswapl(registers[65]));
418 env->wim = tswapl(registers[66]);
419 env->tbr = tswapl(registers[67]);
420 env->pc = tswapl(registers[68]);
421 env->npc = tswapl(registers[69]);
422 env->fsr = tswapl(registers[70]);
424 for (i = 0; i < 64; i += 2) {
427 tmp = tswap64(registers[i / 2 + 32]);
428 *((uint32_t *)&env->fpr[i]) = tmp >> 32;
429 *((uint32_t *)&env->fpr[i + 1]) = tmp & 0xffffffff;
431 env->pc = tswapl(registers[64]);
432 env->npc = tswapl(registers[65]);
434 uint64_t tmp = tswapl(registers[66]);
436 PUT_CCR(env, tmp >> 32);
437 env->asi = (tmp >> 24) & 0xff;
438 env->pstate = (tmp >> 8) & 0xfff;
439 PUT_CWP64(env, tmp & 0xff);
441 env->fsr = tswapl(registers[67]);
442 env->fprs = tswapl(registers[68]);
443 env->y = tswapl(registers[69]);
446 #elif defined (TARGET_ARM)
447 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
453 /* 16 core integer registers (4 bytes each). */
454 for (i = 0; i < 16; i++)
456 *(uint32_t *)ptr = tswapl(env->regs[i]);
459 /* 8 FPA registers (12 bytes each), FPS (4 bytes).
460 Not yet implemented. */
461 memset (ptr, 0, 8 * 12 + 4);
463 /* CPSR (4 bytes). */
464 *(uint32_t *)ptr = tswapl (cpsr_read(env));
467 return ptr - mem_buf;
470 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
476 /* Core integer registers. */
477 for (i = 0; i < 16; i++)
479 env->regs[i] = tswapl(*(uint32_t *)ptr);
482 /* Ignore FPA regs and scr. */
484 cpsr_write (env, tswapl(*(uint32_t *)ptr), 0xffffffff);
486 #elif defined (TARGET_M68K)
487 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
495 for (i = 0; i < 8; i++) {
496 *(uint32_t *)ptr = tswapl(env->dregs[i]);
500 for (i = 0; i < 8; i++) {
501 *(uint32_t *)ptr = tswapl(env->aregs[i]);
504 *(uint32_t *)ptr = tswapl(env->sr);
506 *(uint32_t *)ptr = tswapl(env->pc);
508 /* F0-F7. The 68881/68040 have 12-bit extended precision registers.
509 ColdFire has 8-bit double precision registers. */
510 for (i = 0; i < 8; i++) {
512 *(uint32_t *)ptr = tswap32(u.l.upper);
513 *(uint32_t *)ptr = tswap32(u.l.lower);
515 /* FP control regs (not implemented). */
516 memset (ptr, 0, 3 * 4);
519 return ptr - mem_buf;
522 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
530 for (i = 0; i < 8; i++) {
531 env->dregs[i] = tswapl(*(uint32_t *)ptr);
535 for (i = 0; i < 8; i++) {
536 env->aregs[i] = tswapl(*(uint32_t *)ptr);
539 env->sr = tswapl(*(uint32_t *)ptr);
541 env->pc = tswapl(*(uint32_t *)ptr);
543 /* F0-F7. The 68881/68040 have 12-bit extended precision registers.
544 ColdFire has 8-bit double precision registers. */
545 for (i = 0; i < 8; i++) {
546 u.l.upper = tswap32(*(uint32_t *)ptr);
547 u.l.lower = tswap32(*(uint32_t *)ptr);
550 /* FP control regs (not implemented). */
553 #elif defined (TARGET_MIPS)
554 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
560 for (i = 0; i < 32; i++)
562 *(target_ulong *)ptr = tswapl(env->gpr[i][env->current_tc]);
563 ptr += sizeof(target_ulong);
566 *(target_ulong *)ptr = tswapl(env->CP0_Status);
567 ptr += sizeof(target_ulong);
569 *(target_ulong *)ptr = tswapl(env->LO[0][env->current_tc]);
570 ptr += sizeof(target_ulong);
572 *(target_ulong *)ptr = tswapl(env->HI[0][env->current_tc]);
573 ptr += sizeof(target_ulong);
575 *(target_ulong *)ptr = tswapl(env->CP0_BadVAddr);
576 ptr += sizeof(target_ulong);
578 *(target_ulong *)ptr = tswapl(env->CP0_Cause);
579 ptr += sizeof(target_ulong);
581 *(target_ulong *)ptr = tswapl(env->PC[env->current_tc]);
582 ptr += sizeof(target_ulong);
584 if (env->CP0_Config1 & (1 << CP0C1_FP))
586 for (i = 0; i < 32; i++)
588 *(target_ulong *)ptr = tswapl(env->fpu->fpr[i].fs[FP_ENDIAN_IDX]);
589 ptr += sizeof(target_ulong);
592 *(target_ulong *)ptr = tswapl(env->fpu->fcr31);
593 ptr += sizeof(target_ulong);
595 *(target_ulong *)ptr = tswapl(env->fpu->fcr0);
596 ptr += sizeof(target_ulong);
599 /* 32 FP registers, fsr, fir, fp. Not yet implemented. */
600 /* what's 'fp' mean here? */
602 return ptr - mem_buf;
605 /* convert MIPS rounding mode in FCR31 to IEEE library */
606 static unsigned int ieee_rm[] =
608 float_round_nearest_even,
613 #define RESTORE_ROUNDING_MODE \
614 set_float_rounding_mode(ieee_rm[env->fpu->fcr31 & 3], &env->fpu->fp_status)
616 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
622 for (i = 0; i < 32; i++)
624 env->gpr[i][env->current_tc] = tswapl(*(target_ulong *)ptr);
625 ptr += sizeof(target_ulong);
628 env->CP0_Status = tswapl(*(target_ulong *)ptr);
629 ptr += sizeof(target_ulong);
631 env->LO[0][env->current_tc] = tswapl(*(target_ulong *)ptr);
632 ptr += sizeof(target_ulong);
634 env->HI[0][env->current_tc] = tswapl(*(target_ulong *)ptr);
635 ptr += sizeof(target_ulong);
637 env->CP0_BadVAddr = tswapl(*(target_ulong *)ptr);
638 ptr += sizeof(target_ulong);
640 env->CP0_Cause = tswapl(*(target_ulong *)ptr);
641 ptr += sizeof(target_ulong);
643 env->PC[env->current_tc] = tswapl(*(target_ulong *)ptr);
644 ptr += sizeof(target_ulong);
646 if (env->CP0_Config1 & (1 << CP0C1_FP))
648 for (i = 0; i < 32; i++)
650 env->fpu->fpr[i].fs[FP_ENDIAN_IDX] = tswapl(*(target_ulong *)ptr);
651 ptr += sizeof(target_ulong);
654 env->fpu->fcr31 = tswapl(*(target_ulong *)ptr) & 0x0183FFFF;
655 ptr += sizeof(target_ulong);
657 env->fpu->fcr0 = tswapl(*(target_ulong *)ptr);
658 ptr += sizeof(target_ulong);
660 /* set rounding mode */
661 RESTORE_ROUNDING_MODE;
663 #ifndef CONFIG_SOFTFLOAT
664 /* no floating point exception for native float */
665 SET_FP_ENABLE(env->fcr31, 0);
669 #elif defined (TARGET_SH4)
671 /* Hint: Use "set architecture sh4" in GDB to see fpu registers */
673 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
675 uint32_t *ptr = (uint32_t *)mem_buf;
678 #define SAVE(x) *ptr++=tswapl(x)
679 if ((env->sr & (SR_MD | SR_RB)) == (SR_MD | SR_RB)) {
680 for (i = 0; i < 8; i++) SAVE(env->gregs[i + 16]);
682 for (i = 0; i < 8; i++) SAVE(env->gregs[i]);
684 for (i = 8; i < 16; i++) SAVE(env->gregs[i]);
694 for (i = 0; i < 16; i++)
695 SAVE(env->fregs[i + ((env->fpscr & FPSCR_FR) ? 16 : 0)]);
698 for (i = 0; i < 8; i++) SAVE(env->gregs[i]);
699 for (i = 0; i < 8; i++) SAVE(env->gregs[i + 16]);
700 return ((uint8_t *)ptr - mem_buf);
703 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
705 uint32_t *ptr = (uint32_t *)mem_buf;
708 #define LOAD(x) (x)=*ptr++;
709 if ((env->sr & (SR_MD | SR_RB)) == (SR_MD | SR_RB)) {
710 for (i = 0; i < 8; i++) LOAD(env->gregs[i + 16]);
712 for (i = 0; i < 8; i++) LOAD(env->gregs[i]);
714 for (i = 8; i < 16; i++) LOAD(env->gregs[i]);
724 for (i = 0; i < 16; i++)
725 LOAD(env->fregs[i + ((env->fpscr & FPSCR_FR) ? 16 : 0)]);
728 for (i = 0; i < 8; i++) LOAD(env->gregs[i]);
729 for (i = 0; i < 8; i++) LOAD(env->gregs[i + 16]);
732 static int cpu_gdb_read_registers(CPUState *env, uint8_t *mem_buf)
737 static void cpu_gdb_write_registers(CPUState *env, uint8_t *mem_buf, int size)
743 static int gdb_handle_packet(GDBState *s, CPUState *env, const char *line_buf)
746 int ch, reg_size, type;
748 uint8_t mem_buf[2000];
750 target_ulong addr, len;
753 printf("command='%s'\n", line_buf);
759 /* TODO: Make this return the correct value for user-mode. */
760 snprintf(buf, sizeof(buf), "S%02x", SIGTRAP);
765 addr = strtoull(p, (char **)&p, 16);
766 #if defined(TARGET_I386)
768 #elif defined (TARGET_PPC)
770 #elif defined (TARGET_SPARC)
773 #elif defined (TARGET_ARM)
774 env->regs[15] = addr;
775 #elif defined (TARGET_SH4)
777 #elif defined (TARGET_MIPS)
778 env->PC[env->current_tc] = addr;
781 #ifdef CONFIG_USER_ONLY
782 s->running_state = 1;
789 addr = strtoull(p, (char **)&p, 16);
790 #if defined(TARGET_I386)
792 #elif defined (TARGET_PPC)
794 #elif defined (TARGET_SPARC)
797 #elif defined (TARGET_ARM)
798 env->regs[15] = addr;
799 #elif defined (TARGET_SH4)
801 #elif defined (TARGET_MIPS)
802 env->PC[env->current_tc] = addr;
805 cpu_single_step(env, 1);
806 #ifdef CONFIG_USER_ONLY
807 s->running_state = 1;
817 ret = strtoull(p, (char **)&p, 16);
820 err = strtoull(p, (char **)&p, 16);
827 if (gdb_current_syscall_cb)
828 gdb_current_syscall_cb(s->env, ret, err);
830 put_packet(s, "T02");
832 #ifdef CONFIG_USER_ONLY
833 s->running_state = 1;
841 reg_size = cpu_gdb_read_registers(env, mem_buf);
842 memtohex(buf, mem_buf, reg_size);
846 registers = (void *)mem_buf;
848 hextomem((uint8_t *)registers, p, len);
849 cpu_gdb_write_registers(env, mem_buf, len);
853 addr = strtoull(p, (char **)&p, 16);
856 len = strtoull(p, NULL, 16);
857 if (cpu_memory_rw_debug(env, addr, mem_buf, len, 0) != 0) {
858 put_packet (s, "E14");
860 memtohex(buf, mem_buf, len);
865 addr = strtoull(p, (char **)&p, 16);
868 len = strtoull(p, (char **)&p, 16);
871 hextomem(mem_buf, p, len);
872 if (cpu_memory_rw_debug(env, addr, mem_buf, len, 1) != 0)
873 put_packet(s, "E14");
878 type = strtoul(p, (char **)&p, 16);
881 addr = strtoull(p, (char **)&p, 16);
884 len = strtoull(p, (char **)&p, 16);
885 if (type == 0 || type == 1) {
886 if (cpu_breakpoint_insert(env, addr) < 0)
887 goto breakpoint_error;
889 #ifndef CONFIG_USER_ONLY
890 } else if (type == 2) {
891 if (cpu_watchpoint_insert(env, addr) < 0)
892 goto breakpoint_error;
897 put_packet(s, "E22");
901 type = strtoul(p, (char **)&p, 16);
904 addr = strtoull(p, (char **)&p, 16);
907 len = strtoull(p, (char **)&p, 16);
908 if (type == 0 || type == 1) {
909 cpu_breakpoint_remove(env, addr);
911 #ifndef CONFIG_USER_ONLY
912 } else if (type == 2) {
913 cpu_watchpoint_remove(env, addr);
917 goto breakpoint_error;
920 #ifdef CONFIG_LINUX_USER
922 if (strncmp(p, "Offsets", 7) == 0) {
923 TaskState *ts = env->opaque;
926 "Text=" TARGET_FMT_lx ";Data=" TARGET_FMT_lx ";Bss=" TARGET_FMT_lx,
927 ts->info->code_offset,
928 ts->info->data_offset,
929 ts->info->data_offset);
937 /* put empty packet */
945 extern void tb_flush(CPUState *env);
947 #ifndef CONFIG_USER_ONLY
948 static void gdb_vm_stopped(void *opaque, int reason)
950 GDBState *s = opaque;
954 if (s->state == RS_SYSCALL)
957 /* disable single step if it was enable */
958 cpu_single_step(s->env, 0);
960 if (reason == EXCP_DEBUG) {
961 if (s->env->watchpoint_hit) {
962 snprintf(buf, sizeof(buf), "T%02xwatch:" TARGET_FMT_lx ";",
964 s->env->watchpoint[s->env->watchpoint_hit - 1].vaddr);
966 s->env->watchpoint_hit = 0;
971 } else if (reason == EXCP_INTERRUPT) {
976 snprintf(buf, sizeof(buf), "S%02x", ret);
981 /* Send a gdb syscall request.
982 This accepts limited printf-style format specifiers, specifically:
983 %x - target_ulong argument printed in hex.
984 %lx - 64-bit argument printed in hex.
985 %s - string pointer (target_ulong) and length (int) pair. */
986 void gdb_do_syscall(gdb_syscall_complete_cb cb, char *fmt, ...)
995 s = gdb_syscall_state;
998 gdb_current_syscall_cb = cb;
999 s->state = RS_SYSCALL;
1000 #ifndef CONFIG_USER_ONLY
1001 vm_stop(EXCP_DEBUG);
1012 addr = va_arg(va, target_ulong);
1013 p += sprintf(p, TARGET_FMT_lx, addr);
1016 if (*(fmt++) != 'x')
1018 i64 = va_arg(va, uint64_t);
1019 p += sprintf(p, "%" PRIx64, i64);
1022 addr = va_arg(va, target_ulong);
1023 p += sprintf(p, TARGET_FMT_lx "/%x", addr, va_arg(va, int));
1027 fprintf(stderr, "gdbstub: Bad syscall format string '%s'\n",
1038 #ifdef CONFIG_USER_ONLY
1039 gdb_handlesig(s->env, 0);
1041 cpu_interrupt(s->env, CPU_INTERRUPT_EXIT);
1045 static void gdb_read_byte(GDBState *s, int ch)
1047 CPUState *env = s->env;
1051 #ifndef CONFIG_USER_ONLY
1052 if (s->last_packet_len) {
1053 /* Waiting for a response to the last packet. If we see the start
1054 of a new command then abandon the previous response. */
1057 printf("Got NACK, retransmitting\n");
1059 put_buffer(s, s->last_packet, s->last_packet_len);
1063 printf("Got ACK\n");
1065 printf("Got '%c' when expecting ACK/NACK\n", ch);
1067 if (ch == '+' || ch == '$')
1068 s->last_packet_len = 0;
1073 /* when the CPU is running, we cannot do anything except stop
1074 it when receiving a char */
1075 vm_stop(EXCP_INTERRUPT);
1082 s->line_buf_index = 0;
1083 s->state = RS_GETLINE;
1088 s->state = RS_CHKSUM1;
1089 } else if (s->line_buf_index >= sizeof(s->line_buf) - 1) {
1092 s->line_buf[s->line_buf_index++] = ch;
1096 s->line_buf[s->line_buf_index] = '\0';
1097 s->line_csum = fromhex(ch) << 4;
1098 s->state = RS_CHKSUM2;
1101 s->line_csum |= fromhex(ch);
1103 for(i = 0; i < s->line_buf_index; i++) {
1104 csum += s->line_buf[i];
1106 if (s->line_csum != (csum & 0xff)) {
1108 put_buffer(s, reply, 1);
1112 put_buffer(s, reply, 1);
1113 s->state = gdb_handle_packet(s, env, s->line_buf);
1122 #ifdef CONFIG_USER_ONLY
1124 gdb_handlesig (CPUState *env, int sig)
1130 if (gdbserver_fd < 0)
1133 s = &gdbserver_state;
1135 /* disable single step if it was enabled */
1136 cpu_single_step(env, 0);
1141 snprintf(buf, sizeof(buf), "S%02x", sig);
1147 s->running_state = 0;
1148 while (s->running_state == 0) {
1149 n = read (s->fd, buf, 256);
1154 for (i = 0; i < n; i++)
1155 gdb_read_byte (s, buf[i]);
1157 else if (n == 0 || errno != EAGAIN)
1159 /* XXX: Connection closed. Should probably wait for annother
1160 connection before continuing. */
1167 /* Tell the remote gdb that the process has exited. */
1168 void gdb_exit(CPUState *env, int code)
1173 if (gdbserver_fd < 0)
1176 s = &gdbserver_state;
1178 snprintf(buf, sizeof(buf), "W%02x", code);
1183 static void gdb_accept(void *opaque)
1186 struct sockaddr_in sockaddr;
1191 len = sizeof(sockaddr);
1192 fd = accept(gdbserver_fd, (struct sockaddr *)&sockaddr, &len);
1193 if (fd < 0 && errno != EINTR) {
1196 } else if (fd >= 0) {
1201 /* set short latency */
1203 setsockopt(fd, IPPROTO_TCP, TCP_NODELAY, (char *)&val, sizeof(val));
1205 s = &gdbserver_state;
1206 memset (s, 0, sizeof (GDBState));
1207 s->env = first_cpu; /* XXX: allow to change CPU */
1210 gdb_syscall_state = s;
1212 fcntl(fd, F_SETFL, O_NONBLOCK);
1215 static int gdbserver_open(int port)
1217 struct sockaddr_in sockaddr;
1220 fd = socket(PF_INET, SOCK_STREAM, 0);
1226 /* allow fast reuse */
1228 setsockopt(fd, SOL_SOCKET, SO_REUSEADDR, (char *)&val, sizeof(val));
1230 sockaddr.sin_family = AF_INET;
1231 sockaddr.sin_port = htons(port);
1232 sockaddr.sin_addr.s_addr = 0;
1233 ret = bind(fd, (struct sockaddr *)&sockaddr, sizeof(sockaddr));
1238 ret = listen(fd, 0);
1246 int gdbserver_start(int port)
1248 gdbserver_fd = gdbserver_open(port);
1249 if (gdbserver_fd < 0)
1251 /* accept connections */
1256 static int gdb_chr_can_receive(void *opaque)
1261 static void gdb_chr_receive(void *opaque, const uint8_t *buf, int size)
1263 GDBState *s = opaque;
1266 for (i = 0; i < size; i++) {
1267 gdb_read_byte(s, buf[i]);
1271 static void gdb_chr_event(void *opaque, int event)
1274 case CHR_EVENT_RESET:
1275 vm_stop(EXCP_INTERRUPT);
1276 gdb_syscall_state = opaque;
1283 int gdbserver_start(const char *port)
1286 char gdbstub_port_name[128];
1289 CharDriverState *chr;
1291 if (!port || !*port)
1294 port_num = strtol(port, &p, 10);
1296 /* A numeric value is interpreted as a port number. */
1297 snprintf(gdbstub_port_name, sizeof(gdbstub_port_name),
1298 "tcp::%d,nowait,nodelay,server", port_num);
1299 port = gdbstub_port_name;
1302 chr = qemu_chr_open(port);
1306 s = qemu_mallocz(sizeof(GDBState));
1310 s->env = first_cpu; /* XXX: allow to change CPU */
1312 qemu_chr_add_handlers(chr, gdb_chr_can_receive, gdb_chr_receive,
1314 qemu_add_vm_stop_handler(gdb_vm_stopped, s);