2 * QEMU PowerPC 440 embedded processors emulation
4 * Copyright (c) 2012 François Revol
5 * Copyright (c) 2016-2019 BALATON Zoltan
7 * This work is licensed under the GNU GPL license version 2 or later.
11 #include "qemu/osdep.h"
12 #include "qemu/units.h"
13 #include "qemu/error-report.h"
14 #include "qapi/error.h"
16 #include "qemu/module.h"
19 #include "exec/address-spaces.h"
20 #include "exec/memory.h"
21 #include "hw/ppc/ppc.h"
22 #include "hw/pci/pci.h"
23 #include "sysemu/block-backend.h"
24 #include "sysemu/reset.h"
27 /*****************************************************************************/
28 /* L2 Cache as SRAM */
31 DCR_L2CACHE_BASE = 0x30,
32 DCR_L2CACHE_CFG = DCR_L2CACHE_BASE,
40 DCR_L2CACHE_END = DCR_L2CACHE_SNP1,
43 /* base is 460ex-specific, cf. U-Boot, ppc4xx-isram.h */
45 DCR_ISRAM0_BASE = 0x20,
46 DCR_ISRAM0_SB0CR = DCR_ISRAM0_BASE,
57 DCR_ISRAM0_END = DCR_ISRAM0_DPC
61 DCR_ISRAM1_BASE = 0xb0,
62 DCR_ISRAM1_SB0CR = DCR_ISRAM1_BASE,
64 DCR_ISRAM1_BEAR = DCR_ISRAM1_BASE + 0x04,
71 DCR_ISRAM1_END = DCR_ISRAM1_DPC
74 typedef struct ppc4xx_l2sram_t {
81 static void l2sram_update_mappings(ppc4xx_l2sram_t *l2sram,
82 uint32_t isarc, uint32_t isacntl,
83 uint32_t dsarc, uint32_t dsacntl)
85 if (l2sram->isarc != isarc ||
86 (l2sram->isacntl & 0x80000000) != (isacntl & 0x80000000)) {
87 if (l2sram->isacntl & 0x80000000) {
88 /* Unmap previously assigned memory region */
89 memory_region_del_subregion(get_system_memory(),
92 if (isacntl & 0x80000000) {
93 /* Map new instruction memory region */
94 memory_region_add_subregion(get_system_memory(), isarc,
98 if (l2sram->dsarc != dsarc ||
99 (l2sram->dsacntl & 0x80000000) != (dsacntl & 0x80000000)) {
100 if (l2sram->dsacntl & 0x80000000) {
101 /* Beware not to unmap the region we just mapped */
102 if (!(isacntl & 0x80000000) || l2sram->dsarc != isarc) {
103 /* Unmap previously assigned memory region */
104 memory_region_del_subregion(get_system_memory(),
108 if (dsacntl & 0x80000000) {
109 /* Beware not to remap the region we just mapped */
110 if (!(isacntl & 0x80000000) || dsarc != isarc) {
111 /* Map new data memory region */
112 memory_region_add_subregion(get_system_memory(), dsarc,
120 static uint32_t dcr_read_l2sram(void *opaque, int dcrn)
122 ppc4xx_l2sram_t *l2sram = opaque;
126 case DCR_L2CACHE_CFG:
127 case DCR_L2CACHE_CMD:
128 case DCR_L2CACHE_ADDR:
129 case DCR_L2CACHE_DATA:
130 case DCR_L2CACHE_STAT:
131 case DCR_L2CACHE_CVER:
132 case DCR_L2CACHE_SNP0:
133 case DCR_L2CACHE_SNP1:
134 ret = l2sram->l2cache[dcrn - DCR_L2CACHE_BASE];
137 case DCR_ISRAM0_SB0CR:
138 case DCR_ISRAM0_SB1CR:
139 case DCR_ISRAM0_SB2CR:
140 case DCR_ISRAM0_SB3CR:
141 case DCR_ISRAM0_BEAR:
142 case DCR_ISRAM0_BESR0:
143 case DCR_ISRAM0_BESR1:
144 case DCR_ISRAM0_PMEG:
146 case DCR_ISRAM0_REVID:
148 ret = l2sram->isram0[dcrn - DCR_ISRAM0_BASE];
158 static void dcr_write_l2sram(void *opaque, int dcrn, uint32_t val)
160 /*ppc4xx_l2sram_t *l2sram = opaque;*/
161 /* FIXME: Actually handle L2 cache mapping */
164 case DCR_L2CACHE_CFG:
165 case DCR_L2CACHE_CMD:
166 case DCR_L2CACHE_ADDR:
167 case DCR_L2CACHE_DATA:
168 case DCR_L2CACHE_STAT:
169 case DCR_L2CACHE_CVER:
170 case DCR_L2CACHE_SNP0:
171 case DCR_L2CACHE_SNP1:
172 /*l2sram->l2cache[dcrn - DCR_L2CACHE_BASE] = val;*/
175 case DCR_ISRAM0_SB0CR:
176 case DCR_ISRAM0_SB1CR:
177 case DCR_ISRAM0_SB2CR:
178 case DCR_ISRAM0_SB3CR:
179 case DCR_ISRAM0_BEAR:
180 case DCR_ISRAM0_BESR0:
181 case DCR_ISRAM0_BESR1:
182 case DCR_ISRAM0_PMEG:
184 case DCR_ISRAM0_REVID:
186 /*l2sram->isram0[dcrn - DCR_L2CACHE_BASE] = val;*/
189 case DCR_ISRAM1_SB0CR:
190 case DCR_ISRAM1_BEAR:
191 case DCR_ISRAM1_BESR0:
192 case DCR_ISRAM1_BESR1:
193 case DCR_ISRAM1_PMEG:
195 case DCR_ISRAM1_REVID:
197 /*l2sram->isram1[dcrn - DCR_L2CACHE_BASE] = val;*/
200 /*l2sram_update_mappings(l2sram, isarc, isacntl, dsarc, dsacntl);*/
203 static void l2sram_reset(void *opaque)
205 ppc4xx_l2sram_t *l2sram = opaque;
207 memset(l2sram->l2cache, 0, sizeof(l2sram->l2cache));
208 l2sram->l2cache[DCR_L2CACHE_STAT - DCR_L2CACHE_BASE] = 0x80000000;
209 memset(l2sram->isram0, 0, sizeof(l2sram->isram0));
210 /*l2sram_update_mappings(l2sram, isarc, isacntl, dsarc, dsacntl);*/
213 void ppc4xx_l2sram_init(CPUPPCState *env)
215 ppc4xx_l2sram_t *l2sram;
217 l2sram = g_malloc0(sizeof(*l2sram));
218 /* XXX: Size is 4*64kB for 460ex, cf. U-Boot, ppc4xx-isram.h */
219 memory_region_init_ram(&l2sram->bank[0], NULL, "ppc4xx.l2sram_bank0",
220 64 * KiB, &error_abort);
221 memory_region_init_ram(&l2sram->bank[1], NULL, "ppc4xx.l2sram_bank1",
222 64 * KiB, &error_abort);
223 memory_region_init_ram(&l2sram->bank[2], NULL, "ppc4xx.l2sram_bank2",
224 64 * KiB, &error_abort);
225 memory_region_init_ram(&l2sram->bank[3], NULL, "ppc4xx.l2sram_bank3",
226 64 * KiB, &error_abort);
227 qemu_register_reset(&l2sram_reset, l2sram);
228 ppc_dcr_register(env, DCR_L2CACHE_CFG,
229 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
230 ppc_dcr_register(env, DCR_L2CACHE_CMD,
231 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
232 ppc_dcr_register(env, DCR_L2CACHE_ADDR,
233 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
234 ppc_dcr_register(env, DCR_L2CACHE_DATA,
235 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
236 ppc_dcr_register(env, DCR_L2CACHE_STAT,
237 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
238 ppc_dcr_register(env, DCR_L2CACHE_CVER,
239 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
240 ppc_dcr_register(env, DCR_L2CACHE_SNP0,
241 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
242 ppc_dcr_register(env, DCR_L2CACHE_SNP1,
243 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
245 ppc_dcr_register(env, DCR_ISRAM0_SB0CR,
246 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
247 ppc_dcr_register(env, DCR_ISRAM0_SB1CR,
248 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
249 ppc_dcr_register(env, DCR_ISRAM0_SB2CR,
250 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
251 ppc_dcr_register(env, DCR_ISRAM0_SB3CR,
252 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
253 ppc_dcr_register(env, DCR_ISRAM0_PMEG,
254 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
255 ppc_dcr_register(env, DCR_ISRAM0_DPC,
256 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
258 ppc_dcr_register(env, DCR_ISRAM1_SB0CR,
259 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
260 ppc_dcr_register(env, DCR_ISRAM1_PMEG,
261 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
262 ppc_dcr_register(env, DCR_ISRAM1_DPC,
263 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
266 /*****************************************************************************/
267 /* Clocking Power on Reset */
279 typedef struct ppc4xx_cpr_t {
283 static uint32_t dcr_read_cpr(void *opaque, int dcrn)
285 ppc4xx_cpr_t *cpr = opaque;
295 ret = (0xb5 << 24) | (1 << 16) | (9 << 8);
318 static void dcr_write_cpr(void *opaque, int dcrn, uint32_t val)
320 ppc4xx_cpr_t *cpr = opaque;
333 static void ppc4xx_cpr_reset(void *opaque)
335 ppc4xx_cpr_t *cpr = opaque;
340 void ppc4xx_cpr_init(CPUPPCState *env)
344 cpr = g_malloc0(sizeof(*cpr));
345 ppc_dcr_register(env, CPR0_CFGADDR, cpr, &dcr_read_cpr, &dcr_write_cpr);
346 ppc_dcr_register(env, CPR0_CFGDATA, cpr, &dcr_read_cpr, &dcr_write_cpr);
347 qemu_register_reset(ppc4xx_cpr_reset, cpr);
350 /*****************************************************************************/
352 typedef struct ppc4xx_sdr_t ppc4xx_sdr_t;
353 struct ppc4xx_sdr_t {
358 SDR0_CFGADDR = 0x00e,
374 PESDR0_RSTSTA = 0x310,
378 PESDR1_RSTSTA = 0x365,
381 #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n)) & 0x03) << 29)
382 #define SDR0_DDR0_DDRM_DDR1 0x20000000
383 #define SDR0_DDR0_DDRM_DDR2 0x40000000
385 static uint32_t dcr_read_sdr(void *opaque, int dcrn)
387 ppc4xx_sdr_t *sdr = opaque;
397 ret = (0xb5 << 8) | (1 << 4) | 9;
400 ret = (5 << 29) | (2 << 26) | (1 << 24);
403 ret = 1 << 20; /* No Security/Kasumi support */
406 ret = SDR0_DDR0_DDRM_ENCODE(1) | SDR0_DDR0_DDRM_DDR1;
410 ret = (1 << 24) | (1 << 16);
414 ret = (1 << 16) | (1 << 12);
435 static void dcr_write_sdr(void *opaque, int dcrn, uint32_t val)
437 ppc4xx_sdr_t *sdr = opaque;
445 case 0x00: /* B0CR */
456 static void sdr_reset(void *opaque)
458 ppc4xx_sdr_t *sdr = opaque;
463 void ppc4xx_sdr_init(CPUPPCState *env)
467 sdr = g_malloc0(sizeof(*sdr));
468 qemu_register_reset(&sdr_reset, sdr);
469 ppc_dcr_register(env, SDR0_CFGADDR,
470 sdr, &dcr_read_sdr, &dcr_write_sdr);
471 ppc_dcr_register(env, SDR0_CFGDATA,
472 sdr, &dcr_read_sdr, &dcr_write_sdr);
473 ppc_dcr_register(env, SDR0_102,
474 sdr, &dcr_read_sdr, &dcr_write_sdr);
475 ppc_dcr_register(env, SDR0_103,
476 sdr, &dcr_read_sdr, &dcr_write_sdr);
477 ppc_dcr_register(env, SDR0_128,
478 sdr, &dcr_read_sdr, &dcr_write_sdr);
479 ppc_dcr_register(env, SDR0_USB0,
480 sdr, &dcr_read_sdr, &dcr_write_sdr);
483 /*****************************************************************************/
484 /* SDRAM controller */
485 typedef struct ppc440_sdram_t {
488 MemoryRegion containers[4]; /* used for clipping */
489 MemoryRegion *ram_memories;
496 SDRAM0_CFGADDR = 0x10,
502 SDRAM_CONF1HB = 0x45,
503 SDRAM_PLBADDULL = 0x4a,
504 SDRAM_CONF1LL = 0x4b,
505 SDRAM_CONFPATHB = 0x4f,
506 SDRAM_PLBADDUHB = 0x50,
509 static uint32_t sdram_bcr(hwaddr ram_base, hwaddr ram_size)
545 error_report("invalid RAM size " TARGET_FMT_plx, ram_size);
548 bcr |= ram_base >> 2 & 0xffe00000;
554 static inline hwaddr sdram_base(uint32_t bcr)
556 return (bcr & 0xffe00000) << 2;
559 static uint64_t sdram_size(uint32_t bcr)
564 sh = 1024 - ((bcr >> 6) & 0x3ff);
570 static void sdram_set_bcr(ppc440_sdram_t *sdram, int i,
571 uint32_t bcr, int enabled)
573 if (sdram->bcr[i] & 1) {
574 /* First unmap RAM if enabled */
575 memory_region_del_subregion(get_system_memory(),
576 &sdram->containers[i]);
577 memory_region_del_subregion(&sdram->containers[i],
578 &sdram->ram_memories[i]);
579 object_unparent(OBJECT(&sdram->containers[i]));
581 sdram->bcr[i] = bcr & 0xffe0ffc1;
582 if (enabled && (bcr & 1)) {
583 memory_region_init(&sdram->containers[i], NULL, "sdram-containers",
585 memory_region_add_subregion(&sdram->containers[i], 0,
586 &sdram->ram_memories[i]);
587 memory_region_add_subregion(get_system_memory(),
589 &sdram->containers[i]);
593 static void sdram_map_bcr(ppc440_sdram_t *sdram)
597 for (i = 0; i < sdram->nbanks; i++) {
598 if (sdram->ram_sizes[i] != 0) {
599 sdram_set_bcr(sdram, i, sdram_bcr(sdram->ram_bases[i],
600 sdram->ram_sizes[i]), 1);
602 sdram_set_bcr(sdram, i, 0, 0);
607 static uint32_t dcr_read_sdram(void *opaque, int dcrn)
609 ppc440_sdram_t *sdram = opaque;
617 if (sdram->ram_sizes[dcrn - SDRAM_R0BAS]) {
618 ret = sdram_bcr(sdram->ram_bases[dcrn - SDRAM_R0BAS],
619 sdram->ram_sizes[dcrn - SDRAM_R0BAS]);
624 case SDRAM_CONFPATHB:
625 case SDRAM_PLBADDULL:
626 case SDRAM_PLBADDUHB:
632 switch (sdram->addr) {
633 case 0x14: /* SDRAM_MCSTAT (405EX) */
637 case 0x21: /* SDRAM_MCOPT2 */
640 case 0x40: /* SDRAM_MB0CF */
643 case 0x7A: /* SDRAM_DLCR */
646 case 0xE1: /* SDR0_DDR0 */
647 ret = SDR0_DDR0_DDRM_ENCODE(1) | SDR0_DDR0_DDRM_DDR1;
660 static void dcr_write_sdram(void *opaque, int dcrn, uint32_t val)
662 ppc440_sdram_t *sdram = opaque;
671 case SDRAM_CONFPATHB:
672 case SDRAM_PLBADDULL:
673 case SDRAM_PLBADDUHB:
679 switch (sdram->addr) {
680 case 0x00: /* B0CR */
691 static void sdram_reset(void *opaque)
693 ppc440_sdram_t *sdram = opaque;
698 void ppc440_sdram_init(CPUPPCState *env, int nbanks,
699 MemoryRegion *ram_memories,
700 hwaddr *ram_bases, hwaddr *ram_sizes,
703 ppc440_sdram_t *sdram;
705 sdram = g_malloc0(sizeof(*sdram));
706 sdram->nbanks = nbanks;
707 sdram->ram_memories = ram_memories;
708 memcpy(sdram->ram_bases, ram_bases, nbanks * sizeof(hwaddr));
709 memcpy(sdram->ram_sizes, ram_sizes, nbanks * sizeof(hwaddr));
710 qemu_register_reset(&sdram_reset, sdram);
711 ppc_dcr_register(env, SDRAM0_CFGADDR,
712 sdram, &dcr_read_sdram, &dcr_write_sdram);
713 ppc_dcr_register(env, SDRAM0_CFGDATA,
714 sdram, &dcr_read_sdram, &dcr_write_sdram);
716 sdram_map_bcr(sdram);
719 ppc_dcr_register(env, SDRAM_R0BAS,
720 sdram, &dcr_read_sdram, &dcr_write_sdram);
721 ppc_dcr_register(env, SDRAM_R1BAS,
722 sdram, &dcr_read_sdram, &dcr_write_sdram);
723 ppc_dcr_register(env, SDRAM_R2BAS,
724 sdram, &dcr_read_sdram, &dcr_write_sdram);
725 ppc_dcr_register(env, SDRAM_R3BAS,
726 sdram, &dcr_read_sdram, &dcr_write_sdram);
727 ppc_dcr_register(env, SDRAM_CONF1HB,
728 sdram, &dcr_read_sdram, &dcr_write_sdram);
729 ppc_dcr_register(env, SDRAM_PLBADDULL,
730 sdram, &dcr_read_sdram, &dcr_write_sdram);
731 ppc_dcr_register(env, SDRAM_CONF1LL,
732 sdram, &dcr_read_sdram, &dcr_write_sdram);
733 ppc_dcr_register(env, SDRAM_CONFPATHB,
734 sdram, &dcr_read_sdram, &dcr_write_sdram);
735 ppc_dcr_register(env, SDRAM_PLBADDUHB,
736 sdram, &dcr_read_sdram, &dcr_write_sdram);
739 /*****************************************************************************/
740 /* PLB to AHB bridge */
746 typedef struct ppc4xx_ahb_t {
751 static uint32_t dcr_read_ahb(void *opaque, int dcrn)
753 ppc4xx_ahb_t *ahb = opaque;
770 static void dcr_write_ahb(void *opaque, int dcrn, uint32_t val)
772 ppc4xx_ahb_t *ahb = opaque;
784 static void ppc4xx_ahb_reset(void *opaque)
786 ppc4xx_ahb_t *ahb = opaque;
793 void ppc4xx_ahb_init(CPUPPCState *env)
797 ahb = g_malloc0(sizeof(*ahb));
798 ppc_dcr_register(env, AHB_TOP, ahb, &dcr_read_ahb, &dcr_write_ahb);
799 ppc_dcr_register(env, AHB_BOT, ahb, &dcr_read_ahb, &dcr_write_ahb);
800 qemu_register_reset(ppc4xx_ahb_reset, ahb);
803 /*****************************************************************************/
806 #define DMA0_CR_CE (1 << 31)
807 #define DMA0_CR_PW (1 << 26 | 1 << 25)
808 #define DMA0_CR_DAI (1 << 24)
809 #define DMA0_CR_SAI (1 << 23)
810 #define DMA0_CR_DEC (1 << 2)
842 static uint32_t dcr_read_dma(void *opaque, int dcrn)
844 PPC4xxDmaState *dma = opaque;
846 int addr = dcrn - dma->base;
853 val = dma->ch[chnl].cr;
856 val = dma->ch[chnl].ct;
859 val = dma->ch[chnl].sa >> 32;
862 val = dma->ch[chnl].sa;
865 val = dma->ch[chnl].da >> 32;
868 val = dma->ch[chnl].da;
871 val = dma->ch[chnl].sg >> 32;
874 val = dma->ch[chnl].sg;
882 qemu_log_mask(LOG_UNIMP, "%s: unimplemented register %x (%d, %x)\n",
883 __func__, dcrn, chnl, addr);
889 static void dcr_write_dma(void *opaque, int dcrn, uint32_t val)
891 PPC4xxDmaState *dma = opaque;
892 int addr = dcrn - dma->base;
899 dma->ch[chnl].cr = val;
900 if (val & DMA0_CR_CE) {
901 int count = dma->ch[chnl].ct & 0xffff;
904 int width, i, sidx, didx;
905 uint8_t *rptr, *wptr;
909 width = 1 << ((val & DMA0_CR_PW) >> 25);
910 rptr = cpu_physical_memory_map(dma->ch[chnl].sa, &rlen, 0);
911 wptr = cpu_physical_memory_map(dma->ch[chnl].da, &wlen, 1);
913 if (!(val & DMA0_CR_DEC) &&
914 val & DMA0_CR_SAI && val & DMA0_CR_DAI) {
915 /* optimise common case */
916 memmove(wptr, rptr, count * width);
917 sidx = didx = count * width;
919 /* do it the slow way */
920 for (sidx = didx = i = 0; i < count; i++) {
921 uint64_t v = ldn_le_p(rptr + sidx, width);
922 stn_le_p(wptr + didx, width, v);
923 if (val & DMA0_CR_SAI) {
926 if (val & DMA0_CR_DAI) {
933 cpu_physical_memory_unmap(wptr, wlen, 1, didx);
936 cpu_physical_memory_unmap(rptr, rlen, 0, sidx);
942 dma->ch[chnl].ct = val;
945 dma->ch[chnl].sa &= 0xffffffffULL;
946 dma->ch[chnl].sa |= (uint64_t)val << 32;
949 dma->ch[chnl].sa &= 0xffffffff00000000ULL;
950 dma->ch[chnl].sa |= val;
953 dma->ch[chnl].da &= 0xffffffffULL;
954 dma->ch[chnl].da |= (uint64_t)val << 32;
957 dma->ch[chnl].da &= 0xffffffff00000000ULL;
958 dma->ch[chnl].da |= val;
961 dma->ch[chnl].sg &= 0xffffffffULL;
962 dma->ch[chnl].sg |= (uint64_t)val << 32;
965 dma->ch[chnl].sg &= 0xffffffff00000000ULL;
966 dma->ch[chnl].sg |= val;
974 qemu_log_mask(LOG_UNIMP, "%s: unimplemented register %x (%d, %x)\n",
975 __func__, dcrn, chnl, addr);
979 static void ppc4xx_dma_reset(void *opaque)
981 PPC4xxDmaState *dma = opaque;
982 int dma_base = dma->base;
984 memset(dma, 0, sizeof(*dma));
985 dma->base = dma_base;
988 void ppc4xx_dma_init(CPUPPCState *env, int dcr_base)
993 dma = g_malloc0(sizeof(*dma));
994 dma->base = dcr_base;
995 qemu_register_reset(&ppc4xx_dma_reset, dma);
996 for (i = 0; i < 4; i++) {
997 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_CR,
998 dma, &dcr_read_dma, &dcr_write_dma);
999 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_CT,
1000 dma, &dcr_read_dma, &dcr_write_dma);
1001 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SAH,
1002 dma, &dcr_read_dma, &dcr_write_dma);
1003 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SAL,
1004 dma, &dcr_read_dma, &dcr_write_dma);
1005 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_DAH,
1006 dma, &dcr_read_dma, &dcr_write_dma);
1007 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_DAL,
1008 dma, &dcr_read_dma, &dcr_write_dma);
1009 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SGH,
1010 dma, &dcr_read_dma, &dcr_write_dma);
1011 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SGL,
1012 dma, &dcr_read_dma, &dcr_write_dma);
1014 ppc_dcr_register(env, dcr_base + DMA0_SR,
1015 dma, &dcr_read_dma, &dcr_write_dma);
1016 ppc_dcr_register(env, dcr_base + DMA0_SGC,
1017 dma, &dcr_read_dma, &dcr_write_dma);
1018 ppc_dcr_register(env, dcr_base + DMA0_SLP,
1019 dma, &dcr_read_dma, &dcr_write_dma);
1020 ppc_dcr_register(env, dcr_base + DMA0_POL,
1021 dma, &dcr_read_dma, &dcr_write_dma);
1024 /*****************************************************************************/
1025 /* PCI Express controller */
1026 /* FIXME: This is not complete and does not work, only implemented partially
1027 * to allow firmware and guests to find an empty bus. Cards should use PCI.
1029 #include "hw/pci/pcie_host.h"
1031 #define TYPE_PPC460EX_PCIE_HOST "ppc460ex-pcie-host"
1032 #define PPC460EX_PCIE_HOST(obj) \
1033 OBJECT_CHECK(PPC460EXPCIEState, (obj), TYPE_PPC460EX_PCIE_HOST)
1035 typedef struct PPC460EXPCIEState {
1036 PCIExpressHost host;
1056 } PPC460EXPCIEState;
1058 #define DCRN_PCIE0_BASE 0x100
1059 #define DCRN_PCIE1_BASE 0x120
1087 static uint32_t dcr_read_pcie(void *opaque, int dcrn)
1089 PPC460EXPCIEState *state = opaque;
1092 switch (dcrn - state->dcrn_base) {
1094 ret = state->cfg_base >> 32;
1097 ret = state->cfg_base;
1100 ret = state->cfg_mask;
1103 ret = state->msg_base >> 32;
1106 ret = state->msg_base;
1109 ret = state->msg_mask;
1112 ret = state->omr1_base >> 32;
1115 ret = state->omr1_base;
1117 case PEGPL_OMR1MSKH:
1118 ret = state->omr1_mask >> 32;
1120 case PEGPL_OMR1MSKL:
1121 ret = state->omr1_mask;
1124 ret = state->omr2_base >> 32;
1127 ret = state->omr2_base;
1129 case PEGPL_OMR2MSKH:
1130 ret = state->omr2_mask >> 32;
1132 case PEGPL_OMR2MSKL:
1133 ret = state->omr3_mask;
1136 ret = state->omr3_base >> 32;
1139 ret = state->omr3_base;
1141 case PEGPL_OMR3MSKH:
1142 ret = state->omr3_mask >> 32;
1144 case PEGPL_OMR3MSKL:
1145 ret = state->omr3_mask;
1148 ret = state->reg_base >> 32;
1151 ret = state->reg_base;
1154 ret = state->reg_mask;
1157 ret = state->special;
1167 static void dcr_write_pcie(void *opaque, int dcrn, uint32_t val)
1169 PPC460EXPCIEState *s = opaque;
1172 switch (dcrn - s->dcrn_base) {
1174 s->cfg_base = ((uint64_t)val << 32) | (s->cfg_base & 0xffffffff);
1177 s->cfg_base = (s->cfg_base & 0xffffffff00000000ULL) | val;
1181 size = ~(val & 0xfffffffe) + 1;
1182 qemu_mutex_lock_iothread();
1183 pcie_host_mmcfg_update(PCIE_HOST_BRIDGE(s), val & 1, s->cfg_base, size);
1184 qemu_mutex_unlock_iothread();
1187 s->msg_base = ((uint64_t)val << 32) | (s->msg_base & 0xffffffff);
1190 s->msg_base = (s->msg_base & 0xffffffff00000000ULL) | val;
1196 s->omr1_base = ((uint64_t)val << 32) | (s->omr1_base & 0xffffffff);
1199 s->omr1_base = (s->omr1_base & 0xffffffff00000000ULL) | val;
1201 case PEGPL_OMR1MSKH:
1202 s->omr1_mask = ((uint64_t)val << 32) | (s->omr1_mask & 0xffffffff);
1204 case PEGPL_OMR1MSKL:
1205 s->omr1_mask = (s->omr1_mask & 0xffffffff00000000ULL) | val;
1208 s->omr2_base = ((uint64_t)val << 32) | (s->omr2_base & 0xffffffff);
1211 s->omr2_base = (s->omr2_base & 0xffffffff00000000ULL) | val;
1213 case PEGPL_OMR2MSKH:
1214 s->omr2_mask = ((uint64_t)val << 32) | (s->omr2_mask & 0xffffffff);
1216 case PEGPL_OMR2MSKL:
1217 s->omr2_mask = (s->omr2_mask & 0xffffffff00000000ULL) | val;
1220 s->omr3_base = ((uint64_t)val << 32) | (s->omr3_base & 0xffffffff);
1223 s->omr3_base = (s->omr3_base & 0xffffffff00000000ULL) | val;
1225 case PEGPL_OMR3MSKH:
1226 s->omr3_mask = ((uint64_t)val << 32) | (s->omr3_mask & 0xffffffff);
1228 case PEGPL_OMR3MSKL:
1229 s->omr3_mask = (s->omr3_mask & 0xffffffff00000000ULL) | val;
1232 s->reg_base = ((uint64_t)val << 32) | (s->reg_base & 0xffffffff);
1235 s->reg_base = (s->reg_base & 0xffffffff00000000ULL) | val;
1239 /* FIXME: how is size encoded? */
1240 size = (val == 0x7001 ? 4096 : ~(val & 0xfffffffe) + 1);
1251 static void ppc460ex_set_irq(void *opaque, int irq_num, int level)
1253 PPC460EXPCIEState *s = opaque;
1254 qemu_set_irq(s->irq[irq_num], level);
1257 static void ppc460ex_pcie_realize(DeviceState *dev, Error **errp)
1259 PPC460EXPCIEState *s = PPC460EX_PCIE_HOST(dev);
1260 PCIHostState *pci = PCI_HOST_BRIDGE(dev);
1264 switch (s->dcrn_base) {
1265 case DCRN_PCIE0_BASE:
1268 case DCRN_PCIE1_BASE:
1272 error_setg(errp, "invalid PCIe DCRN base");
1275 snprintf(buf, sizeof(buf), "pcie%d-io", id);
1276 memory_region_init(&s->iomem, OBJECT(s), buf, UINT64_MAX);
1277 for (i = 0; i < 4; i++) {
1278 sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
1280 snprintf(buf, sizeof(buf), "pcie.%d", id);
1281 pci->bus = pci_register_root_bus(DEVICE(s), buf, ppc460ex_set_irq,
1282 pci_swizzle_map_irq_fn, s, &s->iomem,
1283 get_system_io(), 0, 4, TYPE_PCIE_BUS);
1286 static Property ppc460ex_pcie_props[] = {
1287 DEFINE_PROP_INT32("dcrn-base", PPC460EXPCIEState, dcrn_base, -1),
1288 DEFINE_PROP_END_OF_LIST(),
1291 static void ppc460ex_pcie_class_init(ObjectClass *klass, void *data)
1293 DeviceClass *dc = DEVICE_CLASS(klass);
1295 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
1296 dc->realize = ppc460ex_pcie_realize;
1297 dc->props = ppc460ex_pcie_props;
1298 dc->hotpluggable = false;
1301 static const TypeInfo ppc460ex_pcie_host_info = {
1302 .name = TYPE_PPC460EX_PCIE_HOST,
1303 .parent = TYPE_PCIE_HOST_BRIDGE,
1304 .instance_size = sizeof(PPC460EXPCIEState),
1305 .class_init = ppc460ex_pcie_class_init,
1308 static void ppc460ex_pcie_register(void)
1310 type_register_static(&ppc460ex_pcie_host_info);
1313 type_init(ppc460ex_pcie_register)
1315 static void ppc460ex_pcie_register_dcrs(PPC460EXPCIEState *s, CPUPPCState *env)
1317 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGBAH, s,
1318 &dcr_read_pcie, &dcr_write_pcie);
1319 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGBAL, s,
1320 &dcr_read_pcie, &dcr_write_pcie);
1321 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGMSK, s,
1322 &dcr_read_pcie, &dcr_write_pcie);
1323 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGBAH, s,
1324 &dcr_read_pcie, &dcr_write_pcie);
1325 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGBAL, s,
1326 &dcr_read_pcie, &dcr_write_pcie);
1327 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGMSK, s,
1328 &dcr_read_pcie, &dcr_write_pcie);
1329 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1BAH, s,
1330 &dcr_read_pcie, &dcr_write_pcie);
1331 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1BAL, s,
1332 &dcr_read_pcie, &dcr_write_pcie);
1333 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1MSKH, s,
1334 &dcr_read_pcie, &dcr_write_pcie);
1335 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1MSKL, s,
1336 &dcr_read_pcie, &dcr_write_pcie);
1337 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2BAH, s,
1338 &dcr_read_pcie, &dcr_write_pcie);
1339 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2BAL, s,
1340 &dcr_read_pcie, &dcr_write_pcie);
1341 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2MSKH, s,
1342 &dcr_read_pcie, &dcr_write_pcie);
1343 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2MSKL, s,
1344 &dcr_read_pcie, &dcr_write_pcie);
1345 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3BAH, s,
1346 &dcr_read_pcie, &dcr_write_pcie);
1347 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3BAL, s,
1348 &dcr_read_pcie, &dcr_write_pcie);
1349 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3MSKH, s,
1350 &dcr_read_pcie, &dcr_write_pcie);
1351 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3MSKL, s,
1352 &dcr_read_pcie, &dcr_write_pcie);
1353 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGBAH, s,
1354 &dcr_read_pcie, &dcr_write_pcie);
1355 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGBAL, s,
1356 &dcr_read_pcie, &dcr_write_pcie);
1357 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGMSK, s,
1358 &dcr_read_pcie, &dcr_write_pcie);
1359 ppc_dcr_register(env, s->dcrn_base + PEGPL_SPECIAL, s,
1360 &dcr_read_pcie, &dcr_write_pcie);
1361 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFG, s,
1362 &dcr_read_pcie, &dcr_write_pcie);
1365 void ppc460ex_pcie_init(CPUPPCState *env)
1369 dev = qdev_create(NULL, TYPE_PPC460EX_PCIE_HOST);
1370 qdev_prop_set_int32(dev, "dcrn-base", DCRN_PCIE0_BASE);
1371 qdev_init_nofail(dev);
1372 object_property_set_bool(OBJECT(dev), true, "realized", NULL);
1373 ppc460ex_pcie_register_dcrs(PPC460EX_PCIE_HOST(dev), env);
1375 dev = qdev_create(NULL, TYPE_PPC460EX_PCIE_HOST);
1376 qdev_prop_set_int32(dev, "dcrn-base", DCRN_PCIE1_BASE);
1377 qdev_init_nofail(dev);
1378 object_property_set_bool(OBJECT(dev), true, "realized", NULL);
1379 ppc460ex_pcie_register_dcrs(PPC460EX_PCIE_HOST(dev), env);