6 #if !defined(TARGET_SPARC64)
7 #define TARGET_LONG_BITS 32
8 #define TARGET_FPREGS 32
9 #define TARGET_PAGE_BITS 12 /* 4k */
11 #define TARGET_LONG_BITS 64
12 #define TARGET_FPREGS 64
13 #define TARGET_PAGE_BITS 13 /* 8k */
16 #define CPUState struct CPUSPARCState
20 #include "softfloat.h"
22 #define TARGET_HAS_ICE 1
24 #if !defined(TARGET_SPARC64)
25 #define ELF_MACHINE EM_SPARC
27 #define ELF_MACHINE EM_SPARCV9
30 /*#define EXCP_INTERRUPT 0x100*/
32 /* trap definitions */
33 #ifndef TARGET_SPARC64
34 #define TT_TFAULT 0x01
35 #define TT_ILL_INSN 0x02
36 #define TT_PRIV_INSN 0x03
37 #define TT_NFPU_INSN 0x04
38 #define TT_WIN_OVF 0x05
39 #define TT_WIN_UNF 0x06
40 #define TT_UNALIGNED 0x07
41 #define TT_FP_EXCP 0x08
42 #define TT_DFAULT 0x09
44 #define TT_EXTINT 0x10
45 #define TT_CODE_ACCESS 0x21
46 #define TT_UNIMP_FLUSH 0x25
47 #define TT_DATA_ACCESS 0x29
48 #define TT_DIV_ZERO 0x2a
49 #define TT_NCP_INSN 0x24
52 #define TT_TFAULT 0x08
53 #define TT_CODE_ACCESS 0x0a
54 #define TT_ILL_INSN 0x10
55 #define TT_UNIMP_FLUSH TT_ILL_INSN
56 #define TT_PRIV_INSN 0x11
57 #define TT_NFPU_INSN 0x20
58 #define TT_FP_EXCP 0x21
60 #define TT_CLRWIN 0x24
61 #define TT_DIV_ZERO 0x28
62 #define TT_DFAULT 0x30
63 #define TT_DATA_ACCESS 0x32
64 #define TT_UNALIGNED 0x34
65 #define TT_PRIV_ACT 0x37
66 #define TT_EXTINT 0x40
73 #define TT_WOTHER 0x10
77 #define PSR_NEG_SHIFT 23
78 #define PSR_NEG (1 << PSR_NEG_SHIFT)
79 #define PSR_ZERO_SHIFT 22
80 #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
81 #define PSR_OVF_SHIFT 21
82 #define PSR_OVF (1 << PSR_OVF_SHIFT)
83 #define PSR_CARRY_SHIFT 20
84 #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
85 #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
86 #define PSR_EF (1<<12)
93 #define CC_SRC (env->cc_src)
94 #define CC_SRC2 (env->cc_src2)
95 #define CC_DST (env->cc_dst)
96 #define CC_OP (env->cc_op)
99 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
100 CC_OP_FLAGS, /* all cc are back in status register */
101 CC_OP_DIV, /* modify N, Z and V, C = 0*/
102 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
103 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
104 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
105 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
106 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
107 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
108 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
109 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
110 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
114 /* Trap base register */
115 #define TBR_BASE_MASK 0xfffff000
117 #if defined(TARGET_SPARC64)
118 #define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
119 #define PS_IG (1<<11) /* v9, zero on UA2007 */
120 #define PS_MG (1<<10) /* v9, zero on UA2007 */
121 #define PS_CLE (1<<9) /* UA2007 */
122 #define PS_TLE (1<<8) /* UA2007 */
123 #define PS_RMO (1<<7)
124 #define PS_RED (1<<5) /* v9, zero on UA2007 */
125 #define PS_PEF (1<<4) /* enable fpu */
126 #define PS_AM (1<<3) /* address mask */
127 #define PS_PRIV (1<<2)
129 #define PS_AG (1<<0) /* v9, zero on UA2007 */
131 #define FPRS_FEF (1<<2)
133 #define HS_PRIV (1<<2)
137 #define FSR_RD1 (1ULL << 31)
138 #define FSR_RD0 (1ULL << 30)
139 #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
140 #define FSR_RD_NEAREST 0
141 #define FSR_RD_ZERO FSR_RD0
142 #define FSR_RD_POS FSR_RD1
143 #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
145 #define FSR_NVM (1ULL << 27)
146 #define FSR_OFM (1ULL << 26)
147 #define FSR_UFM (1ULL << 25)
148 #define FSR_DZM (1ULL << 24)
149 #define FSR_NXM (1ULL << 23)
150 #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
152 #define FSR_NVA (1ULL << 9)
153 #define FSR_OFA (1ULL << 8)
154 #define FSR_UFA (1ULL << 7)
155 #define FSR_DZA (1ULL << 6)
156 #define FSR_NXA (1ULL << 5)
157 #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
159 #define FSR_NVC (1ULL << 4)
160 #define FSR_OFC (1ULL << 3)
161 #define FSR_UFC (1ULL << 2)
162 #define FSR_DZC (1ULL << 1)
163 #define FSR_NXC (1ULL << 0)
164 #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
166 #define FSR_FTT2 (1ULL << 16)
167 #define FSR_FTT1 (1ULL << 15)
168 #define FSR_FTT0 (1ULL << 14)
169 //gcc warns about constant overflow for ~FSR_FTT_MASK
170 //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
171 #ifdef TARGET_SPARC64
172 #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
173 #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
174 #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
175 #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
176 #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
178 #define FSR_FTT_NMASK 0xfffe3fffULL
179 #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
180 #define FSR_LDFSR_OLDMASK 0x000fc000ULL
182 #define FSR_LDFSR_MASK 0xcfc00fffULL
183 #define FSR_FTT_IEEE_EXCP (1ULL << 14)
184 #define FSR_FTT_UNIMPFPOP (3ULL << 14)
185 #define FSR_FTT_SEQ_ERROR (4ULL << 14)
186 #define FSR_FTT_INVAL_FPR (6ULL << 14)
188 #define FSR_FCC1_SHIFT 11
189 #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
190 #define FSR_FCC0_SHIFT 10
191 #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
195 #define MMU_NF (1<<1)
197 #define PTE_ENTRYTYPE_MASK 3
198 #define PTE_ACCESS_MASK 0x1c
199 #define PTE_ACCESS_SHIFT 2
200 #define PTE_PPN_SHIFT 7
201 #define PTE_ADDR_MASK 0xffffff00
203 #define PG_ACCESSED_BIT 5
204 #define PG_MODIFIED_BIT 6
205 #define PG_CACHE_BIT 7
207 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
208 #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
209 #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
211 /* 3 <= NWINDOWS <= 32. */
212 #define MIN_NWINDOWS 3
213 #define MAX_NWINDOWS 32
215 #if !defined(TARGET_SPARC64)
216 #define NB_MMU_MODES 2
218 #define NB_MMU_MODES 3
219 typedef struct trap_state {
227 typedef struct sparc_def_t {
229 target_ulong iu_version;
230 uint32_t fpu_version;
231 uint32_t mmu_version;
233 uint32_t mmu_ctpr_mask;
234 uint32_t mmu_cxr_mask;
235 uint32_t mmu_sfsr_mask;
236 uint32_t mmu_trcr_mask;
237 uint32_t mxcc_version;
243 #define CPU_FEATURE_FLOAT (1 << 0)
244 #define CPU_FEATURE_FLOAT128 (1 << 1)
245 #define CPU_FEATURE_SWAP (1 << 2)
246 #define CPU_FEATURE_MUL (1 << 3)
247 #define CPU_FEATURE_DIV (1 << 4)
248 #define CPU_FEATURE_FLUSH (1 << 5)
249 #define CPU_FEATURE_FSQRT (1 << 6)
250 #define CPU_FEATURE_FMUL (1 << 7)
251 #define CPU_FEATURE_VIS1 (1 << 8)
252 #define CPU_FEATURE_VIS2 (1 << 9)
253 #define CPU_FEATURE_FSMULD (1 << 10)
254 #define CPU_FEATURE_HYPV (1 << 11)
255 #define CPU_FEATURE_CMT (1 << 12)
256 #define CPU_FEATURE_GL (1 << 13)
257 #ifndef TARGET_SPARC64
258 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
259 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
260 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
261 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
263 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
264 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
265 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
266 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
267 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
269 mmu_us_12, // Ultrasparc < III (64 entry TLB)
270 mmu_us_3, // Ultrasparc III (512 entry TLB)
271 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
276 typedef struct SparcTLBEntry {
281 typedef struct CPUSPARCState {
282 target_ulong gregs[8]; /* general registers */
283 target_ulong *regwptr; /* pointer to current register window */
284 target_ulong pc; /* program counter */
285 target_ulong npc; /* next program counter */
286 target_ulong y; /* multiply/divide register */
288 /* emulator internal flags handling */
289 target_ulong cc_src, cc_src2;
293 target_ulong t0, t1; /* temporaries live across basic blocks */
294 target_ulong cond; /* conditional branch result (XXX: save it in a
295 temporary register when possible) */
297 uint32_t psr; /* processor state register */
298 target_ulong fsr; /* FPU state register */
299 float32 fpr[TARGET_FPREGS]; /* floating point registers */
300 uint32_t cwp; /* index of current register window (extracted
302 #if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
303 uint32_t wim; /* window invalid mask */
305 target_ulong tbr; /* trap base register */
306 int psrs; /* supervisor mode (extracted from PSR) */
307 int psrps; /* previous supervisor mode */
308 #if !defined(TARGET_SPARC64)
309 int psret; /* enable traps */
311 uint32_t psrpil; /* interrupt blocking level */
312 uint32_t pil_in; /* incoming interrupt level bitmap */
313 int psref; /* enable fpu */
314 target_ulong version;
317 /* NOTE: we allow 8 more registers to handle wrapping */
318 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
323 #if defined(TARGET_SPARC64)
327 //typedef struct SparcMMU
329 uint64_t immuregs[16];
331 uint64_t tsb_tag_target;
332 uint64_t unused_mmu_primary_context; // use DMMU
333 uint64_t unused_mmu_secondary_context; // use DMMU
341 uint64_t dmmuregs[16];
343 uint64_t tsb_tag_target;
344 uint64_t mmu_primary_context;
345 uint64_t mmu_secondary_context;
352 SparcTLBEntry itlb[64];
353 SparcTLBEntry dtlb[64];
354 uint32_t mmu_version;
356 uint32_t mmuregs[32];
357 uint64_t mxccdata[4];
358 uint64_t mxccregs[8];
359 uint64_t mmubpregs[4];
362 /* temporary float registers */
365 float_status fp_status;
366 #if defined(TARGET_SPARC64)
368 #define MAXTL_MASK (MAXTL_MAX - 1)
370 trap_state ts[MAXTL_MAX];
371 uint32_t xcc; /* Extended integer condition codes */
376 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
377 uint64_t agregs[8]; /* alternate general registers */
378 uint64_t bgregs[8]; /* backup for normal global registers */
379 uint64_t igregs[8]; /* interrupt general registers */
380 uint64_t mgregs[8]; /* mmu general registers */
382 uint64_t tick_cmpr, stick_cmpr;
385 uint32_t gl; // UA2005
386 /* UA 2005 hyperprivileged registers */
387 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
388 void *hstick; // UA 2005
390 #define SOFTINT_TIMER 1
391 #define SOFTINT_STIMER (1 << 16)
397 CPUSPARCState *cpu_sparc_init(const char *cpu_model);
398 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
399 void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
402 void cpu_unlock(void);
403 int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
404 int mmu_idx, int is_softmmu);
405 target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
406 void dump_mmu(CPUSPARCState *env);
409 void gen_intermediate_code_init(CPUSPARCState *env);
412 int cpu_sparc_exec(CPUSPARCState *s);
414 #if !defined (TARGET_SPARC64)
415 #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \
416 (env->psref? PSR_EF : 0) | \
417 (env->psrpil << 8) | \
418 (env->psrs? PSR_S : 0) | \
419 (env->psrps? PSR_PS : 0) | \
420 (env->psret? PSR_ET : 0) | env->cwp)
422 #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \
423 (env->psref? PSR_EF : 0) | \
424 (env->psrpil << 8) | \
425 (env->psrs? PSR_S : 0) | \
426 (env->psrps? PSR_PS : 0) | \
430 #ifndef NO_CPU_IO_DEFS
431 static inline void memcpy32(target_ulong *dst, const target_ulong *src)
443 static inline void cpu_set_cwp(CPUSPARCState *env1, int new_cwp)
445 /* put the modified wrap registers at their proper location */
446 if (env1->cwp == env1->nwindows - 1)
447 memcpy32(env1->regbase, env1->regbase + env1->nwindows * 16);
449 /* put the wrap registers at their temporary location */
450 if (new_cwp == env1->nwindows - 1)
451 memcpy32(env1->regbase + env1->nwindows * 16, env1->regbase);
452 env1->regwptr = env1->regbase + (new_cwp * 16);
455 static inline int cpu_cwp_inc(CPUSPARCState *env1, int cwp)
457 if (unlikely(cwp >= env1->nwindows))
458 cwp -= env1->nwindows;
462 static inline int cpu_cwp_dec(CPUSPARCState *env1, int cwp)
464 if (unlikely(cwp < 0))
465 cwp += env1->nwindows;
470 #if !defined (TARGET_SPARC64)
471 #define PUT_PSR(env, val) do { int _tmp = val; \
472 env->psr = _tmp & PSR_ICC; \
473 env->psref = (_tmp & PSR_EF)? 1 : 0; \
474 env->psrpil = (_tmp & PSR_PIL) >> 8; \
475 env->psrs = (_tmp & PSR_S)? 1 : 0; \
476 env->psrps = (_tmp & PSR_PS)? 1 : 0; \
477 env->psret = (_tmp & PSR_ET)? 1 : 0; \
478 cpu_set_cwp(env, _tmp & PSR_CWP); \
479 CC_OP = CC_OP_FLAGS; \
482 #define PUT_PSR(env, val) do { int _tmp = val; \
483 env->psr = _tmp & PSR_ICC; \
484 env->psref = (_tmp & PSR_EF)? 1 : 0; \
485 env->psrpil = (_tmp & PSR_PIL) >> 8; \
486 env->psrs = (_tmp & PSR_S)? 1 : 0; \
487 env->psrps = (_tmp & PSR_PS)? 1 : 0; \
488 cpu_set_cwp(env, _tmp & PSR_CWP); \
489 CC_OP = CC_OP_FLAGS; \
493 #ifdef TARGET_SPARC64
494 #define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20))
495 #define PUT_CCR(env, val) do { int _tmp = val; \
496 env->xcc = (_tmp >> 4) << 20; \
497 env->psr = (_tmp & 0xf) << 20; \
498 CC_OP = CC_OP_FLAGS; \
500 #define GET_CWP64(env) (env->nwindows - 1 - (env)->cwp)
502 #ifndef NO_CPU_IO_DEFS
503 static inline void PUT_CWP64(CPUSPARCState *env1, int cwp)
505 if (unlikely(cwp >= env1->nwindows || cwp < 0))
507 cpu_set_cwp(env1, env1->nwindows - 1 - cwp);
513 void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
514 int is_asi, int size);
515 int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
517 #define cpu_init cpu_sparc_init
518 #define cpu_exec cpu_sparc_exec
519 #define cpu_gen_code cpu_sparc_gen_code
520 #define cpu_signal_handler cpu_sparc_signal_handler
521 #define cpu_list sparc_cpu_list
523 #define CPU_SAVE_VERSION 5
525 /* MMU modes definitions */
526 #define MMU_MODE0_SUFFIX _user
527 #define MMU_MODE1_SUFFIX _kernel
528 #ifdef TARGET_SPARC64
529 #define MMU_MODE2_SUFFIX _hypv
531 #define MMU_USER_IDX 0
532 #define MMU_KERNEL_IDX 1
533 #define MMU_HYPV_IDX 2
535 static inline int cpu_mmu_index(CPUState *env1)
537 #if defined(CONFIG_USER_ONLY)
539 #elif !defined(TARGET_SPARC64)
544 else if ((env1->hpstate & HS_PRIV) == 0)
545 return MMU_KERNEL_IDX;
551 static inline int cpu_fpu_enabled(CPUState *env1)
553 #if defined(CONFIG_USER_ONLY)
555 #elif !defined(TARGET_SPARC64)
558 return ((env1->pstate & PS_PEF) != 0) && ((env1->fprs & FPRS_FEF) != 0);
562 #if defined(CONFIG_USER_ONLY)
563 static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
566 env->regwptr[22] = newsp;
568 /* FIXME: Do we also need to clear CF? */
570 printf ("HELPME: %s:%d\n", __FILE__, __LINE__);
575 #include "exec-all.h"
577 /* sum4m.c, sun4u.c */
578 void cpu_check_irqs(CPUSPARCState *env);
580 #ifdef TARGET_SPARC64
582 void cpu_tick_set_count(void *opaque, uint64_t count);
583 uint64_t cpu_tick_get_count(void *opaque);
584 void cpu_tick_set_limit(void *opaque, uint64_t limit);
587 static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
590 env->npc = tb->cs_base;
593 static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
594 target_ulong *cs_base, int *flags)
598 #ifdef TARGET_SPARC64
599 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
600 *flags = ((env->pstate & PS_AM) << 2)
601 | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
602 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
604 // FPU enable . Supervisor
605 *flags = (env->psref << 4) | env->psrs;