2 * ARM dummy L210, L220, PL310 cache controller.
4 * Copyright (c) 2010-2012 Calxeda
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2 or any later version, as published by the Free Software
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
22 #include "hw/sysbus.h"
26 #define CACHE_ID 0x410000c8
28 #define TYPE_ARM_L2X0 "l2x0"
29 #define ARM_L2X0(obj) OBJECT_CHECK(L2x0State, (obj), TYPE_ARM_L2X0)
31 typedef struct L2x0State {
32 SysBusDevice parent_obj;
40 uint32_t filter_start;
44 static const VMStateDescription vmstate_l2x0 = {
47 .minimum_version_id = 1,
48 .fields = (VMStateField[]) {
49 VMSTATE_UINT32(ctrl, L2x0State),
50 VMSTATE_UINT32(aux_ctrl, L2x0State),
51 VMSTATE_UINT32(data_ctrl, L2x0State),
52 VMSTATE_UINT32(tag_ctrl, L2x0State),
53 VMSTATE_UINT32(filter_start, L2x0State),
54 VMSTATE_UINT32(filter_end, L2x0State),
60 static uint64_t l2x0_priv_read(void *opaque, hwaddr offset,
64 L2x0State *s = (L2x0State *)opaque;
66 if (offset >= 0x730 && offset < 0x800) {
67 return 0; /* cache ops complete */
73 /* aux_ctrl values affect cache_type values */
74 cache_data = (s->aux_ctrl & (7 << 17)) >> 15;
75 cache_data |= (s->aux_ctrl & (1 << 16)) >> 16;
76 return s->cache_type |= (cache_data << 18) | (cache_data << 6);
86 return s->filter_start;
96 qemu_log_mask(LOG_GUEST_ERROR,
97 "l2x0_priv_read: Bad offset %x\n", (int)offset);
103 static void l2x0_priv_write(void *opaque, hwaddr offset,
104 uint64_t value, unsigned size)
106 L2x0State *s = (L2x0State *)opaque;
108 if (offset >= 0x730 && offset < 0x800) {
123 s->data_ctrl = value;
126 s->filter_start = value;
129 s->filter_end = value;
138 qemu_log_mask(LOG_GUEST_ERROR,
139 "l2x0_priv_write: Bad offset %x\n", (int)offset);
144 static void l2x0_priv_reset(DeviceState *dev)
146 L2x0State *s = ARM_L2X0(dev);
149 s->aux_ctrl = 0x02020000;
156 static const MemoryRegionOps l2x0_mem_ops = {
157 .read = l2x0_priv_read,
158 .write = l2x0_priv_write,
159 .endianness = DEVICE_NATIVE_ENDIAN,
162 static int l2x0_priv_init(SysBusDevice *dev)
164 L2x0State *s = ARM_L2X0(dev);
166 memory_region_init_io(&s->iomem, OBJECT(dev), &l2x0_mem_ops, s,
168 sysbus_init_mmio(dev, &s->iomem);
172 static Property l2x0_properties[] = {
173 DEFINE_PROP_UINT32("cache-type", L2x0State, cache_type, 0x1c100100),
174 DEFINE_PROP_END_OF_LIST(),
177 static void l2x0_class_init(ObjectClass *klass, void *data)
179 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
180 DeviceClass *dc = DEVICE_CLASS(klass);
182 k->init = l2x0_priv_init;
183 dc->vmsd = &vmstate_l2x0;
184 dc->props = l2x0_properties;
185 dc->reset = l2x0_priv_reset;
188 static const TypeInfo l2x0_info = {
189 .name = TYPE_ARM_L2X0,
190 .parent = TYPE_SYS_BUS_DEVICE,
191 .instance_size = sizeof(L2x0State),
192 .class_init = l2x0_class_init,
195 static void l2x0_register_types(void)
197 type_register_static(&l2x0_info);
200 type_init(l2x0_register_types)