]> Git Repo - qemu.git/blob - target/xtensa/overlay_tool.h
target/xtensa: add parity/ECC option SRs
[qemu.git] / target / xtensa / overlay_tool.h
1 /*
2  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *     * Redistributions of source code must retain the above copyright
8  *       notice, this list of conditions and the following disclaimer.
9  *     * Redistributions in binary form must reproduce the above copyright
10  *       notice, this list of conditions and the following disclaimer in the
11  *       documentation and/or other materials provided with the distribution.
12  *     * Neither the name of the Open Source and Linux Lab nor the
13  *       names of its contributors may be used to endorse or promote products
14  *       derived from this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  */
27
28 #define XTREG(idx, ofs, bi, sz, al, no, fl, cp, typ, grp, name, \
29               a1, a2, a3, a4, a5, a6) { \
30     .targno = (no), \
31     .flags = (fl), \
32     .type = (typ), \
33     .group = (grp), \
34     .size = (sz), \
35 },
36 #define XTREG_END { .targno = -1 },
37
38 #ifndef XCHAL_HAVE_DEPBITS
39 #define XCHAL_HAVE_DEPBITS 0
40 #endif
41
42 #ifndef XCHAL_HAVE_DIV32
43 #define XCHAL_HAVE_DIV32 0
44 #endif
45
46 #ifndef XCHAL_UNALIGNED_LOAD_HW
47 #define XCHAL_UNALIGNED_LOAD_HW 0
48 #endif
49
50 #ifndef XCHAL_HAVE_VECBASE
51 #define XCHAL_HAVE_VECBASE 0
52 #define XCHAL_VECBASE_RESET_VADDR 0
53 #endif
54
55 #ifndef XCHAL_RESET_VECTOR0_VADDR
56 #define XCHAL_RESET_VECTOR0_VADDR XCHAL_RESET_VECTOR_VADDR
57 #endif
58
59 #ifndef XCHAL_RESET_VECTOR1_VADDR
60 #define XCHAL_RESET_VECTOR1_VADDR XCHAL_RESET_VECTOR_VADDR
61 #endif
62
63 #ifndef XCHAL_HW_MIN_VERSION
64 #define XCHAL_HW_MIN_VERSION 0
65 #endif
66
67 #ifndef XCHAL_LOOP_BUFFER_SIZE
68 #define XCHAL_LOOP_BUFFER_SIZE 0
69 #endif
70
71 #ifndef XCHAL_HAVE_EXTERN_REGS
72 #define XCHAL_HAVE_EXTERN_REGS 0
73 #endif
74
75 #define XCHAL_OPTION(xchal, qemu) ((xchal) ? XTENSA_OPTION_BIT(qemu) : 0)
76
77 #define XTENSA_OPTIONS ( \
78     XCHAL_OPTION(XCHAL_HAVE_DENSITY, XTENSA_OPTION_CODE_DENSITY) | \
79     XCHAL_OPTION(XCHAL_HAVE_LOOPS, XTENSA_OPTION_LOOP) | \
80     XCHAL_OPTION(XCHAL_HAVE_ABSOLUTE_LITERALS, XTENSA_OPTION_EXTENDED_L32R) | \
81     XCHAL_OPTION(XCHAL_HAVE_MUL16, XTENSA_OPTION_16_BIT_IMUL) | \
82     XCHAL_OPTION(XCHAL_HAVE_MUL32, XTENSA_OPTION_32_BIT_IMUL) | \
83     XCHAL_OPTION(XCHAL_HAVE_MUL32_HIGH, XTENSA_OPTION_32_BIT_IMUL_HIGH) | \
84     XCHAL_OPTION(XCHAL_HAVE_DIV32, XTENSA_OPTION_32_BIT_IDIV) | \
85     XCHAL_OPTION(XCHAL_HAVE_MAC16, XTENSA_OPTION_MAC16) | \
86     XCHAL_OPTION(XCHAL_HAVE_NSA, XTENSA_OPTION_MISC_OP_NSA) | \
87     XCHAL_OPTION(XCHAL_HAVE_MINMAX, XTENSA_OPTION_MISC_OP_MINMAX) | \
88     XCHAL_OPTION(XCHAL_HAVE_SEXT, XTENSA_OPTION_MISC_OP_SEXT) | \
89     XCHAL_OPTION(XCHAL_HAVE_CLAMPS, XTENSA_OPTION_MISC_OP_CLAMPS) | \
90     XCHAL_OPTION(XCHAL_HAVE_CP, XTENSA_OPTION_COPROCESSOR) | \
91     XCHAL_OPTION(XCHAL_HAVE_BOOLEANS, XTENSA_OPTION_BOOLEAN) | \
92     XCHAL_OPTION(XCHAL_HAVE_FP, XTENSA_OPTION_FP_COPROCESSOR) | \
93     XCHAL_OPTION(XCHAL_HAVE_RELEASE_SYNC, XTENSA_OPTION_MP_SYNCHRO) | \
94     XCHAL_OPTION(XCHAL_HAVE_S32C1I, XTENSA_OPTION_CONDITIONAL_STORE) | \
95     XCHAL_OPTION(XCHAL_HAVE_S32C1I && XCHAL_HW_MIN_VERSION >= 230000, \
96         XTENSA_OPTION_ATOMCTL) | \
97     XCHAL_OPTION(XCHAL_HAVE_DEPBITS, XTENSA_OPTION_DEPBITS) | \
98     /* Interrupts and exceptions */ \
99     XCHAL_OPTION(XCHAL_HAVE_EXCEPTIONS, XTENSA_OPTION_EXCEPTION) | \
100     XCHAL_OPTION(XCHAL_HAVE_VECBASE, XTENSA_OPTION_RELOCATABLE_VECTOR) | \
101     XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_EXCEPTION, \
102         XTENSA_OPTION_UNALIGNED_EXCEPTION) | \
103     XCHAL_OPTION(XCHAL_HAVE_INTERRUPTS, XTENSA_OPTION_INTERRUPT) | \
104     XCHAL_OPTION(XCHAL_HAVE_HIGHPRI_INTERRUPTS, \
105         XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT) | \
106     XCHAL_OPTION(XCHAL_HAVE_CCOUNT, XTENSA_OPTION_TIMER_INTERRUPT) | \
107     /* Local memory, TODO */ \
108     XCHAL_OPTION(XCHAL_ICACHE_SIZE, XTENSA_OPTION_ICACHE) | \
109     XCHAL_OPTION(XCHAL_ICACHE_LINE_LOCKABLE, \
110             XTENSA_OPTION_ICACHE_INDEX_LOCK) | \
111     XCHAL_OPTION(XCHAL_DCACHE_SIZE, XTENSA_OPTION_DCACHE) | \
112     XCHAL_OPTION(XCHAL_DCACHE_LINE_LOCKABLE, \
113             XTENSA_OPTION_DCACHE_INDEX_LOCK) | \
114     XCHAL_OPTION(XCHAL_UNALIGNED_LOAD_HW, XTENSA_OPTION_HW_ALIGNMENT) | \
115     XCHAL_OPTION(XCHAL_HAVE_MEM_ECC_PARITY, \
116                  XTENSA_OPTION_MEMORY_ECC_PARITY) | \
117     /* Memory protection and translation */ \
118     XCHAL_OPTION(XCHAL_HAVE_MIMIC_CACHEATTR, \
119             XTENSA_OPTION_REGION_PROTECTION) | \
120     XCHAL_OPTION(XCHAL_HAVE_XLT_CACHEATTR, \
121             XTENSA_OPTION_REGION_TRANSLATION) | \
122     XCHAL_OPTION(XCHAL_HAVE_PTP_MMU, XTENSA_OPTION_MMU) | \
123     XCHAL_OPTION(XCHAL_HAVE_CACHEATTR, XTENSA_OPTION_CACHEATTR) | \
124     /* Other, TODO */ \
125     XCHAL_OPTION(XCHAL_HAVE_WINDOWED, XTENSA_OPTION_WINDOWED_REGISTER) | \
126     XCHAL_OPTION(XCHAL_HAVE_DEBUG, XTENSA_OPTION_DEBUG) |\
127     XCHAL_OPTION(XCHAL_NUM_MISC_REGS > 0, XTENSA_OPTION_MISC_SR) | \
128     XCHAL_OPTION(XCHAL_HAVE_THREADPTR, XTENSA_OPTION_THREAD_POINTER) | \
129     XCHAL_OPTION(XCHAL_HAVE_PRID, XTENSA_OPTION_PROCESSOR_ID) | \
130     XCHAL_OPTION(XCHAL_HAVE_EXTERN_REGS, XTENSA_OPTION_EXTERN_REGS))
131
132 #ifndef XCHAL_WINDOW_OF4_VECOFS
133 #define XCHAL_WINDOW_OF4_VECOFS         0x00000000
134 #define XCHAL_WINDOW_UF4_VECOFS         0x00000040
135 #define XCHAL_WINDOW_OF8_VECOFS         0x00000080
136 #define XCHAL_WINDOW_UF8_VECOFS         0x000000C0
137 #define XCHAL_WINDOW_OF12_VECOFS        0x00000100
138 #define XCHAL_WINDOW_UF12_VECOFS        0x00000140
139 #endif
140
141 #if XCHAL_HAVE_WINDOWED
142 #define WINDOW_VECTORS \
143    [EXC_WINDOW_OVERFLOW4] = XCHAL_WINDOW_OF4_VECOFS + \
144        XCHAL_WINDOW_VECTORS_VADDR, \
145    [EXC_WINDOW_UNDERFLOW4] = XCHAL_WINDOW_UF4_VECOFS + \
146        XCHAL_WINDOW_VECTORS_VADDR, \
147    [EXC_WINDOW_OVERFLOW8] = XCHAL_WINDOW_OF8_VECOFS + \
148        XCHAL_WINDOW_VECTORS_VADDR, \
149    [EXC_WINDOW_UNDERFLOW8] = XCHAL_WINDOW_UF8_VECOFS + \
150        XCHAL_WINDOW_VECTORS_VADDR, \
151    [EXC_WINDOW_OVERFLOW12] = XCHAL_WINDOW_OF12_VECOFS + \
152        XCHAL_WINDOW_VECTORS_VADDR, \
153    [EXC_WINDOW_UNDERFLOW12] = XCHAL_WINDOW_UF12_VECOFS + \
154        XCHAL_WINDOW_VECTORS_VADDR,
155 #else
156 #define WINDOW_VECTORS
157 #endif
158
159 #define EXCEPTION_VECTORS { \
160         [EXC_RESET0] = XCHAL_RESET_VECTOR0_VADDR, \
161         [EXC_RESET1] = XCHAL_RESET_VECTOR1_VADDR, \
162         WINDOW_VECTORS \
163         [EXC_KERNEL] = XCHAL_KERNEL_VECTOR_VADDR, \
164         [EXC_USER] = XCHAL_USER_VECTOR_VADDR, \
165         [EXC_DOUBLE] = XCHAL_DOUBLEEXC_VECTOR_VADDR, \
166         [EXC_DEBUG] = XCHAL_DEBUG_VECTOR_VADDR, \
167     }
168
169 #define INTERRUPT_VECTORS { \
170         0, \
171         0, \
172         XCHAL_INTLEVEL2_VECTOR_VADDR, \
173         XCHAL_INTLEVEL3_VECTOR_VADDR, \
174         XCHAL_INTLEVEL4_VECTOR_VADDR, \
175         XCHAL_INTLEVEL5_VECTOR_VADDR, \
176         XCHAL_INTLEVEL6_VECTOR_VADDR, \
177         XCHAL_INTLEVEL7_VECTOR_VADDR, \
178     }
179
180 #define LEVEL_MASKS { \
181         [1] = XCHAL_INTLEVEL1_MASK, \
182         [2] = XCHAL_INTLEVEL2_MASK, \
183         [3] = XCHAL_INTLEVEL3_MASK, \
184         [4] = XCHAL_INTLEVEL4_MASK, \
185         [5] = XCHAL_INTLEVEL5_MASK, \
186         [6] = XCHAL_INTLEVEL6_MASK, \
187         [7] = XCHAL_INTLEVEL7_MASK, \
188     }
189
190 #define INTTYPE_MASKS { \
191         [INTTYPE_EDGE] = XCHAL_INTTYPE_MASK_EXTERN_EDGE, \
192         [INTTYPE_NMI] = XCHAL_INTTYPE_MASK_NMI, \
193         [INTTYPE_SOFTWARE] = XCHAL_INTTYPE_MASK_SOFTWARE, \
194     }
195
196 #define XTHAL_INTTYPE_EXTERN_LEVEL INTTYPE_LEVEL
197 #define XTHAL_INTTYPE_EXTERN_EDGE INTTYPE_EDGE
198 #define XTHAL_INTTYPE_NMI INTTYPE_NMI
199 #define XTHAL_INTTYPE_SOFTWARE INTTYPE_SOFTWARE
200 #define XTHAL_INTTYPE_TIMER INTTYPE_TIMER
201 #define XTHAL_INTTYPE_TBD1 INTTYPE_DEBUG
202 #define XTHAL_INTTYPE_TBD2 INTTYPE_WRITE_ERR
203 #define XTHAL_INTTYPE_WRITE_ERROR INTTYPE_WRITE_ERR
204 #define XTHAL_INTTYPE_PROFILING INTTYPE_PROFILING
205 #define XTHAL_INTTYPE_IDMA_DONE INTTYPE_IDMA_DONE
206 #define XTHAL_INTTYPE_IDMA_ERR INTTYPE_IDMA_ERR
207 #define XTHAL_INTTYPE_GS_ERR INTTYPE_GS_ERR
208
209
210 #define INTERRUPT(i) { \
211         .level = XCHAL_INT ## i ## _LEVEL, \
212         .inttype = XCHAL_INT ## i ## _TYPE, \
213     }
214
215 #define INTERRUPTS { \
216         [0] = INTERRUPT(0), \
217         [1] = INTERRUPT(1), \
218         [2] = INTERRUPT(2), \
219         [3] = INTERRUPT(3), \
220         [4] = INTERRUPT(4), \
221         [5] = INTERRUPT(5), \
222         [6] = INTERRUPT(6), \
223         [7] = INTERRUPT(7), \
224         [8] = INTERRUPT(8), \
225         [9] = INTERRUPT(9), \
226         [10] = INTERRUPT(10), \
227         [11] = INTERRUPT(11), \
228         [12] = INTERRUPT(12), \
229         [13] = INTERRUPT(13), \
230         [14] = INTERRUPT(14), \
231         [15] = INTERRUPT(15), \
232         [16] = INTERRUPT(16), \
233         [17] = INTERRUPT(17), \
234         [18] = INTERRUPT(18), \
235         [19] = INTERRUPT(19), \
236         [20] = INTERRUPT(20), \
237         [21] = INTERRUPT(21), \
238         [22] = INTERRUPT(22), \
239         [23] = INTERRUPT(23), \
240         [24] = INTERRUPT(24), \
241         [25] = INTERRUPT(25), \
242         [26] = INTERRUPT(26), \
243         [27] = INTERRUPT(27), \
244         [28] = INTERRUPT(28), \
245         [29] = INTERRUPT(29), \
246         [30] = INTERRUPT(30), \
247         [31] = INTERRUPT(31), \
248     }
249
250 #define TIMERINTS { \
251         [0] = XCHAL_TIMER0_INTERRUPT, \
252         [1] = XCHAL_TIMER1_INTERRUPT, \
253         [2] = XCHAL_TIMER2_INTERRUPT, \
254     }
255
256 #define EXTINTS { \
257         [0] = XCHAL_EXTINT0_NUM, \
258         [1] = XCHAL_EXTINT1_NUM, \
259         [2] = XCHAL_EXTINT2_NUM, \
260         [3] = XCHAL_EXTINT3_NUM, \
261         [4] = XCHAL_EXTINT4_NUM, \
262         [5] = XCHAL_EXTINT5_NUM, \
263         [6] = XCHAL_EXTINT6_NUM, \
264         [7] = XCHAL_EXTINT7_NUM, \
265         [8] = XCHAL_EXTINT8_NUM, \
266         [9] = XCHAL_EXTINT9_NUM, \
267         [10] = XCHAL_EXTINT10_NUM, \
268         [11] = XCHAL_EXTINT11_NUM, \
269         [12] = XCHAL_EXTINT12_NUM, \
270         [13] = XCHAL_EXTINT13_NUM, \
271         [14] = XCHAL_EXTINT14_NUM, \
272         [15] = XCHAL_EXTINT15_NUM, \
273         [16] = XCHAL_EXTINT16_NUM, \
274         [17] = XCHAL_EXTINT17_NUM, \
275         [18] = XCHAL_EXTINT18_NUM, \
276         [19] = XCHAL_EXTINT19_NUM, \
277         [20] = XCHAL_EXTINT20_NUM, \
278         [21] = XCHAL_EXTINT21_NUM, \
279         [22] = XCHAL_EXTINT22_NUM, \
280         [23] = XCHAL_EXTINT23_NUM, \
281         [24] = XCHAL_EXTINT24_NUM, \
282         [25] = XCHAL_EXTINT25_NUM, \
283         [26] = XCHAL_EXTINT26_NUM, \
284         [27] = XCHAL_EXTINT27_NUM, \
285         [28] = XCHAL_EXTINT28_NUM, \
286         [29] = XCHAL_EXTINT29_NUM, \
287         [30] = XCHAL_EXTINT30_NUM, \
288         [31] = XCHAL_EXTINT31_NUM, \
289     }
290
291 #define EXCEPTIONS_SECTION \
292     .excm_level = XCHAL_EXCM_LEVEL, \
293     .vecbase = XCHAL_VECBASE_RESET_VADDR, \
294     .exception_vector = EXCEPTION_VECTORS
295
296 #define INTERRUPTS_SECTION \
297     .ninterrupt = XCHAL_NUM_INTERRUPTS, \
298     .nlevel = XCHAL_NUM_INTLEVELS, \
299     .interrupt_vector = INTERRUPT_VECTORS, \
300     .level_mask = LEVEL_MASKS, \
301     .inttype_mask = INTTYPE_MASKS, \
302     .interrupt = INTERRUPTS, \
303     .nccompare = XCHAL_NUM_TIMERS, \
304     .timerint = TIMERINTS, \
305     .nextint = XCHAL_NUM_EXTINTERRUPTS, \
306     .extint = EXTINTS
307
308 #if XCHAL_HAVE_PTP_MMU
309
310 #define TLB_TEMPLATE(ways, refill_way_size, way56) { \
311         .nways = ways, \
312         .way_size = { \
313             (refill_way_size), (refill_way_size), \
314             (refill_way_size), (refill_way_size), \
315             4, (way56) ? 4 : 2, (way56) ? 8 : 2, 1, 1, 1, \
316         }, \
317         .varway56 = (way56), \
318         .nrefillentries = (refill_way_size) * 4, \
319     }
320
321 #define ITLB(varway56) \
322     TLB_TEMPLATE(7, 1 << XCHAL_ITLB_ARF_ENTRIES_LOG2, varway56)
323
324 #define DTLB(varway56) \
325     TLB_TEMPLATE(10, 1 << XCHAL_DTLB_ARF_ENTRIES_LOG2, varway56)
326
327 #define TLB_SECTION \
328     .itlb = ITLB(XCHAL_HAVE_SPANNING_WAY), \
329     .dtlb = DTLB(XCHAL_HAVE_SPANNING_WAY)
330
331 #ifndef XCHAL_SYSROM0_PADDR
332 #define XCHAL_SYSROM0_PADDR 0xfe000000
333 #define XCHAL_SYSROM0_SIZE  0x02000000
334 #endif
335
336 #ifndef XCHAL_SYSRAM0_PADDR
337 #define XCHAL_SYSRAM0_PADDR 0x00000000
338 #define XCHAL_SYSRAM0_SIZE  0x08000000
339 #endif
340
341 #elif XCHAL_HAVE_XLT_CACHEATTR || XCHAL_HAVE_MIMIC_CACHEATTR
342
343 #define TLB_TEMPLATE { \
344         .nways = 1, \
345         .way_size = { \
346             8, \
347         } \
348     }
349
350 #define TLB_SECTION \
351     .itlb = TLB_TEMPLATE, \
352     .dtlb = TLB_TEMPLATE
353
354 #ifndef XCHAL_SYSROM0_PADDR
355 #define XCHAL_SYSROM0_PADDR 0x50000000
356 #define XCHAL_SYSROM0_SIZE  0x04000000
357 #endif
358
359 #ifndef XCHAL_SYSRAM0_PADDR
360 #define XCHAL_SYSRAM0_PADDR 0x60000000
361 #define XCHAL_SYSRAM0_SIZE  0x04000000
362 #endif
363
364 #else
365
366 #ifndef XCHAL_SYSROM0_PADDR
367 #define XCHAL_SYSROM0_PADDR 0x50000000
368 #define XCHAL_SYSROM0_SIZE  0x04000000
369 #endif
370
371 #ifndef XCHAL_SYSRAM0_PADDR
372 #define XCHAL_SYSRAM0_PADDR 0x60000000
373 #define XCHAL_SYSRAM0_SIZE  0x04000000
374 #endif
375
376 #endif
377
378 #if (defined(TARGET_WORDS_BIGENDIAN) != 0) == (XCHAL_HAVE_BE != 0)
379 #define REGISTER_CORE(core) \
380     static void __attribute__((constructor)) register_core(void) \
381     { \
382         static XtensaConfigList node = { \
383             .config = &core, \
384         }; \
385         xtensa_register_core(&node); \
386     }
387 #else
388 #define REGISTER_CORE(core)
389 #endif
390
391 #define DEBUG_SECTION \
392     .debug_level = XCHAL_DEBUGLEVEL, \
393     .nibreak = XCHAL_NUM_IBREAK, \
394     .ndbreak = XCHAL_NUM_DBREAK
395
396 #define CACHE_SECTION \
397     .icache_ways = XCHAL_ICACHE_WAYS, \
398     .dcache_ways = XCHAL_DCACHE_WAYS, \
399     .memctl_mask = \
400         (XCHAL_ICACHE_SIZE ? MEMCTL_IUSEWAYS_MASK : 0) | \
401         (XCHAL_DCACHE_SIZE ? \
402          MEMCTL_DALLOCWAYS_MASK | MEMCTL_DUSEWAYS_MASK : 0) | \
403         MEMCTL_ISNP | MEMCTL_DSNP | \
404         (XCHAL_HAVE_LOOPS && XCHAL_LOOP_BUFFER_SIZE ? MEMCTL_IL0EN : 0)
405
406 #define MEM_LOCATION(name, n) \
407     { \
408         .addr = XCHAL_ ## name ## n ## _PADDR, \
409         .size = XCHAL_ ## name ## n ## _SIZE, \
410     }
411
412 #define MEM_SECTIONS(name) \
413     MEM_LOCATION(name, 0), \
414     MEM_LOCATION(name, 1), \
415     MEM_LOCATION(name, 2), \
416     MEM_LOCATION(name, 3)
417
418 #define MEM_SECTION(name) \
419     .num = XCHAL_NUM_ ## name, \
420     .location = { \
421         MEM_SECTIONS(name) \
422     }
423
424 #define SYSMEM_SECTION(name) \
425     .num = 1, \
426     .location = { \
427         { \
428             .addr = XCHAL_ ## name ## 0_PADDR, \
429             .size = XCHAL_ ## name ## 0_SIZE, \
430         } \
431     }
432
433 #define LOCAL_MEMORIES_SECTION \
434     .instrom = { \
435         MEM_SECTION(INSTROM) \
436     }, \
437     .instram = { \
438         MEM_SECTION(INSTRAM) \
439     }, \
440     .datarom = { \
441         MEM_SECTION(DATAROM) \
442     }, \
443     .dataram = { \
444         MEM_SECTION(DATARAM) \
445     }, \
446     .sysrom = { \
447         SYSMEM_SECTION(SYSROM) \
448     }, \
449     .sysram = { \
450         SYSMEM_SECTION(SYSRAM) \
451     }
452
453 #define CONFIG_SECTION \
454     .configid = { \
455         XCHAL_HW_CONFIGID0, \
456         XCHAL_HW_CONFIGID1, \
457     }
458
459 #define DEFAULT_SECTIONS \
460     .options = XTENSA_OPTIONS, \
461     .nareg = XCHAL_NUM_AREGS, \
462     .ndepc = (XCHAL_XEA_VERSION >= 2), \
463     .inst_fetch_width = XCHAL_INST_FETCH_WIDTH, \
464     .max_insn_size = XCHAL_MAX_INSTRUCTION_SIZE, \
465     EXCEPTIONS_SECTION, \
466     INTERRUPTS_SECTION, \
467     TLB_SECTION, \
468     DEBUG_SECTION, \
469     CACHE_SECTION, \
470     LOCAL_MEMORIES_SECTION, \
471     CONFIG_SECTION
472
473
474 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 2
475 #define XCHAL_INTLEVEL2_VECTOR_VADDR 0
476 #endif
477 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 3
478 #define XCHAL_INTLEVEL3_VECTOR_VADDR 0
479 #endif
480 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 4
481 #define XCHAL_INTLEVEL4_VECTOR_VADDR 0
482 #endif
483 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 5
484 #define XCHAL_INTLEVEL5_VECTOR_VADDR 0
485 #endif
486 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 6
487 #define XCHAL_INTLEVEL6_VECTOR_VADDR 0
488 #endif
489 #if XCHAL_NUM_INTLEVELS + XCHAL_HAVE_NMI + 1 <= 7
490 #define XCHAL_INTLEVEL7_VECTOR_VADDR 0
491 #endif
492
493
494 #if XCHAL_NUM_INTERRUPTS <= 0
495 #define XCHAL_INT0_LEVEL 0
496 #define XCHAL_INT0_TYPE 0
497 #endif
498 #if XCHAL_NUM_INTERRUPTS <= 1
499 #define XCHAL_INT1_LEVEL 0
500 #define XCHAL_INT1_TYPE 0
501 #endif
502 #if XCHAL_NUM_INTERRUPTS <= 2
503 #define XCHAL_INT2_LEVEL 0
504 #define XCHAL_INT2_TYPE 0
505 #endif
506 #if XCHAL_NUM_INTERRUPTS <= 3
507 #define XCHAL_INT3_LEVEL 0
508 #define XCHAL_INT3_TYPE 0
509 #endif
510 #if XCHAL_NUM_INTERRUPTS <= 4
511 #define XCHAL_INT4_LEVEL 0
512 #define XCHAL_INT4_TYPE 0
513 #endif
514 #if XCHAL_NUM_INTERRUPTS <= 5
515 #define XCHAL_INT5_LEVEL 0
516 #define XCHAL_INT5_TYPE 0
517 #endif
518 #if XCHAL_NUM_INTERRUPTS <= 6
519 #define XCHAL_INT6_LEVEL 0
520 #define XCHAL_INT6_TYPE 0
521 #endif
522 #if XCHAL_NUM_INTERRUPTS <= 7
523 #define XCHAL_INT7_LEVEL 0
524 #define XCHAL_INT7_TYPE 0
525 #endif
526 #if XCHAL_NUM_INTERRUPTS <= 8
527 #define XCHAL_INT8_LEVEL 0
528 #define XCHAL_INT8_TYPE 0
529 #endif
530 #if XCHAL_NUM_INTERRUPTS <= 9
531 #define XCHAL_INT9_LEVEL 0
532 #define XCHAL_INT9_TYPE 0
533 #endif
534 #if XCHAL_NUM_INTERRUPTS <= 10
535 #define XCHAL_INT10_LEVEL 0
536 #define XCHAL_INT10_TYPE 0
537 #endif
538 #if XCHAL_NUM_INTERRUPTS <= 11
539 #define XCHAL_INT11_LEVEL 0
540 #define XCHAL_INT11_TYPE 0
541 #endif
542 #if XCHAL_NUM_INTERRUPTS <= 12
543 #define XCHAL_INT12_LEVEL 0
544 #define XCHAL_INT12_TYPE 0
545 #endif
546 #if XCHAL_NUM_INTERRUPTS <= 13
547 #define XCHAL_INT13_LEVEL 0
548 #define XCHAL_INT13_TYPE 0
549 #endif
550 #if XCHAL_NUM_INTERRUPTS <= 14
551 #define XCHAL_INT14_LEVEL 0
552 #define XCHAL_INT14_TYPE 0
553 #endif
554 #if XCHAL_NUM_INTERRUPTS <= 15
555 #define XCHAL_INT15_LEVEL 0
556 #define XCHAL_INT15_TYPE 0
557 #endif
558 #if XCHAL_NUM_INTERRUPTS <= 16
559 #define XCHAL_INT16_LEVEL 0
560 #define XCHAL_INT16_TYPE 0
561 #endif
562 #if XCHAL_NUM_INTERRUPTS <= 17
563 #define XCHAL_INT17_LEVEL 0
564 #define XCHAL_INT17_TYPE 0
565 #endif
566 #if XCHAL_NUM_INTERRUPTS <= 18
567 #define XCHAL_INT18_LEVEL 0
568 #define XCHAL_INT18_TYPE 0
569 #endif
570 #if XCHAL_NUM_INTERRUPTS <= 19
571 #define XCHAL_INT19_LEVEL 0
572 #define XCHAL_INT19_TYPE 0
573 #endif
574 #if XCHAL_NUM_INTERRUPTS <= 20
575 #define XCHAL_INT20_LEVEL 0
576 #define XCHAL_INT20_TYPE 0
577 #endif
578 #if XCHAL_NUM_INTERRUPTS <= 21
579 #define XCHAL_INT21_LEVEL 0
580 #define XCHAL_INT21_TYPE 0
581 #endif
582 #if XCHAL_NUM_INTERRUPTS <= 22
583 #define XCHAL_INT22_LEVEL 0
584 #define XCHAL_INT22_TYPE 0
585 #endif
586 #if XCHAL_NUM_INTERRUPTS <= 23
587 #define XCHAL_INT23_LEVEL 0
588 #define XCHAL_INT23_TYPE 0
589 #endif
590 #if XCHAL_NUM_INTERRUPTS <= 24
591 #define XCHAL_INT24_LEVEL 0
592 #define XCHAL_INT24_TYPE 0
593 #endif
594 #if XCHAL_NUM_INTERRUPTS <= 25
595 #define XCHAL_INT25_LEVEL 0
596 #define XCHAL_INT25_TYPE 0
597 #endif
598 #if XCHAL_NUM_INTERRUPTS <= 26
599 #define XCHAL_INT26_LEVEL 0
600 #define XCHAL_INT26_TYPE 0
601 #endif
602 #if XCHAL_NUM_INTERRUPTS <= 27
603 #define XCHAL_INT27_LEVEL 0
604 #define XCHAL_INT27_TYPE 0
605 #endif
606 #if XCHAL_NUM_INTERRUPTS <= 28
607 #define XCHAL_INT28_LEVEL 0
608 #define XCHAL_INT28_TYPE 0
609 #endif
610 #if XCHAL_NUM_INTERRUPTS <= 29
611 #define XCHAL_INT29_LEVEL 0
612 #define XCHAL_INT29_TYPE 0
613 #endif
614 #if XCHAL_NUM_INTERRUPTS <= 30
615 #define XCHAL_INT30_LEVEL 0
616 #define XCHAL_INT30_TYPE 0
617 #endif
618 #if XCHAL_NUM_INTERRUPTS <= 31
619 #define XCHAL_INT31_LEVEL 0
620 #define XCHAL_INT31_TYPE 0
621 #endif
622
623
624 #if XCHAL_NUM_EXTINTERRUPTS <= 0
625 #define XCHAL_EXTINT0_NUM 0
626 #endif
627 #if XCHAL_NUM_EXTINTERRUPTS <= 1
628 #define XCHAL_EXTINT1_NUM 0
629 #endif
630 #if XCHAL_NUM_EXTINTERRUPTS <= 2
631 #define XCHAL_EXTINT2_NUM 0
632 #endif
633 #if XCHAL_NUM_EXTINTERRUPTS <= 3
634 #define XCHAL_EXTINT3_NUM 0
635 #endif
636 #if XCHAL_NUM_EXTINTERRUPTS <= 4
637 #define XCHAL_EXTINT4_NUM 0
638 #endif
639 #if XCHAL_NUM_EXTINTERRUPTS <= 5
640 #define XCHAL_EXTINT5_NUM 0
641 #endif
642 #if XCHAL_NUM_EXTINTERRUPTS <= 6
643 #define XCHAL_EXTINT6_NUM 0
644 #endif
645 #if XCHAL_NUM_EXTINTERRUPTS <= 7
646 #define XCHAL_EXTINT7_NUM 0
647 #endif
648 #if XCHAL_NUM_EXTINTERRUPTS <= 8
649 #define XCHAL_EXTINT8_NUM 0
650 #endif
651 #if XCHAL_NUM_EXTINTERRUPTS <= 9
652 #define XCHAL_EXTINT9_NUM 0
653 #endif
654 #if XCHAL_NUM_EXTINTERRUPTS <= 10
655 #define XCHAL_EXTINT10_NUM 0
656 #endif
657 #if XCHAL_NUM_EXTINTERRUPTS <= 11
658 #define XCHAL_EXTINT11_NUM 0
659 #endif
660 #if XCHAL_NUM_EXTINTERRUPTS <= 12
661 #define XCHAL_EXTINT12_NUM 0
662 #endif
663 #if XCHAL_NUM_EXTINTERRUPTS <= 13
664 #define XCHAL_EXTINT13_NUM 0
665 #endif
666 #if XCHAL_NUM_EXTINTERRUPTS <= 14
667 #define XCHAL_EXTINT14_NUM 0
668 #endif
669 #if XCHAL_NUM_EXTINTERRUPTS <= 15
670 #define XCHAL_EXTINT15_NUM 0
671 #endif
672 #if XCHAL_NUM_EXTINTERRUPTS <= 16
673 #define XCHAL_EXTINT16_NUM 0
674 #endif
675 #if XCHAL_NUM_EXTINTERRUPTS <= 17
676 #define XCHAL_EXTINT17_NUM 0
677 #endif
678 #if XCHAL_NUM_EXTINTERRUPTS <= 18
679 #define XCHAL_EXTINT18_NUM 0
680 #endif
681 #if XCHAL_NUM_EXTINTERRUPTS <= 19
682 #define XCHAL_EXTINT19_NUM 0
683 #endif
684 #if XCHAL_NUM_EXTINTERRUPTS <= 20
685 #define XCHAL_EXTINT20_NUM 0
686 #endif
687 #if XCHAL_NUM_EXTINTERRUPTS <= 21
688 #define XCHAL_EXTINT21_NUM 0
689 #endif
690 #if XCHAL_NUM_EXTINTERRUPTS <= 22
691 #define XCHAL_EXTINT22_NUM 0
692 #endif
693 #if XCHAL_NUM_EXTINTERRUPTS <= 23
694 #define XCHAL_EXTINT23_NUM 0
695 #endif
696 #if XCHAL_NUM_EXTINTERRUPTS <= 24
697 #define XCHAL_EXTINT24_NUM 0
698 #endif
699 #if XCHAL_NUM_EXTINTERRUPTS <= 25
700 #define XCHAL_EXTINT25_NUM 0
701 #endif
702 #if XCHAL_NUM_EXTINTERRUPTS <= 26
703 #define XCHAL_EXTINT26_NUM 0
704 #endif
705 #if XCHAL_NUM_EXTINTERRUPTS <= 27
706 #define XCHAL_EXTINT27_NUM 0
707 #endif
708 #if XCHAL_NUM_EXTINTERRUPTS <= 28
709 #define XCHAL_EXTINT28_NUM 0
710 #endif
711 #if XCHAL_NUM_EXTINTERRUPTS <= 29
712 #define XCHAL_EXTINT29_NUM 0
713 #endif
714 #if XCHAL_NUM_EXTINTERRUPTS <= 30
715 #define XCHAL_EXTINT30_NUM 0
716 #endif
717 #if XCHAL_NUM_EXTINTERRUPTS <= 31
718 #define XCHAL_EXTINT31_NUM 0
719 #endif
720
721
722 #define XTHAL_TIMER_UNCONFIGURED 0
723
724 #if XCHAL_NUM_INSTROM < 1
725 #define XCHAL_INSTROM0_PADDR 0
726 #define XCHAL_INSTROM0_SIZE 0
727 #endif
728 #if XCHAL_NUM_INSTROM < 2
729 #define XCHAL_INSTROM1_PADDR 0
730 #define XCHAL_INSTROM1_SIZE 0
731 #endif
732 #if XCHAL_NUM_INSTROM < 3
733 #define XCHAL_INSTROM2_PADDR 0
734 #define XCHAL_INSTROM2_SIZE 0
735 #endif
736 #if XCHAL_NUM_INSTROM < 4
737 #define XCHAL_INSTROM3_PADDR 0
738 #define XCHAL_INSTROM3_SIZE 0
739 #endif
740 #if XCHAL_NUM_INSTROM > MAX_NMEMORY
741 #error XCHAL_NUM_INSTROM > MAX_NMEMORY
742 #endif
743
744 #if XCHAL_NUM_INSTRAM < 1
745 #define XCHAL_INSTRAM0_PADDR 0
746 #define XCHAL_INSTRAM0_SIZE 0
747 #endif
748 #if XCHAL_NUM_INSTRAM < 2
749 #define XCHAL_INSTRAM1_PADDR 0
750 #define XCHAL_INSTRAM1_SIZE 0
751 #endif
752 #if XCHAL_NUM_INSTRAM < 3
753 #define XCHAL_INSTRAM2_PADDR 0
754 #define XCHAL_INSTRAM2_SIZE 0
755 #endif
756 #if XCHAL_NUM_INSTRAM < 4
757 #define XCHAL_INSTRAM3_PADDR 0
758 #define XCHAL_INSTRAM3_SIZE 0
759 #endif
760 #if XCHAL_NUM_INSTRAM > MAX_NMEMORY
761 #error XCHAL_NUM_INSTRAM > MAX_NMEMORY
762 #endif
763
764 #if XCHAL_NUM_DATAROM < 1
765 #define XCHAL_DATAROM0_PADDR 0
766 #define XCHAL_DATAROM0_SIZE 0
767 #endif
768 #if XCHAL_NUM_DATAROM < 2
769 #define XCHAL_DATAROM1_PADDR 0
770 #define XCHAL_DATAROM1_SIZE 0
771 #endif
772 #if XCHAL_NUM_DATAROM < 3
773 #define XCHAL_DATAROM2_PADDR 0
774 #define XCHAL_DATAROM2_SIZE 0
775 #endif
776 #if XCHAL_NUM_DATAROM < 4
777 #define XCHAL_DATAROM3_PADDR 0
778 #define XCHAL_DATAROM3_SIZE 0
779 #endif
780 #if XCHAL_NUM_DATAROM > MAX_NMEMORY
781 #error XCHAL_NUM_DATAROM > MAX_NMEMORY
782 #endif
783
784 #if XCHAL_NUM_DATARAM < 1
785 #define XCHAL_DATARAM0_PADDR 0
786 #define XCHAL_DATARAM0_SIZE 0
787 #endif
788 #if XCHAL_NUM_DATARAM < 2
789 #define XCHAL_DATARAM1_PADDR 0
790 #define XCHAL_DATARAM1_SIZE 0
791 #endif
792 #if XCHAL_NUM_DATARAM < 3
793 #define XCHAL_DATARAM2_PADDR 0
794 #define XCHAL_DATARAM2_SIZE 0
795 #endif
796 #if XCHAL_NUM_DATARAM < 4
797 #define XCHAL_DATARAM3_PADDR 0
798 #define XCHAL_DATARAM3_SIZE 0
799 #endif
800 #if XCHAL_NUM_DATARAM > MAX_NMEMORY
801 #error XCHAL_NUM_DATARAM > MAX_NMEMORY
802 #endif
This page took 0.064415 seconds and 4 git commands to generate.