2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
4 * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
6 * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 #include "qemu/osdep.h"
29 #include "qapi/error.h"
30 #include "qemu-common.h"
34 #include "qemu/timer.h"
35 #include "hw/ppc/xics.h"
36 #include "qemu/error-report.h"
37 #include "qapi/visitor.h"
38 #include "monitor/monitor.h"
39 #include "hw/intc/intc.h"
41 int xics_get_cpu_index_by_dt_id(int cpu_dt_id)
43 PowerPCCPU *cpu = ppc_get_vcpu_by_dt_id(cpu_dt_id);
46 return cpu->parent_obj.cpu_index;
52 void xics_cpu_destroy(XICSFabric *xi, PowerPCCPU *cpu)
54 CPUState *cs = CPU(cpu);
55 ICPState *icp = xics_icp_get(xi, cs->cpu_index);
58 assert(cs == icp->cs);
64 void xics_cpu_setup(XICSFabric *xi, PowerPCCPU *cpu)
66 CPUState *cs = CPU(cpu);
67 CPUPPCState *env = &cpu->env;
68 ICPState *icp = xics_icp_get(xi, cs->cpu_index);
75 icpc = ICP_GET_CLASS(icp);
76 if (icpc->cpu_setup) {
77 icpc->cpu_setup(icp, cpu);
80 switch (PPC_INPUT(env)) {
81 case PPC_FLAGS_INPUT_POWER7:
82 icp->output = env->irq_inputs[POWER7_INPUT_INT];
85 case PPC_FLAGS_INPUT_970:
86 icp->output = env->irq_inputs[PPC970_INPUT_INT];
90 error_report("XICS interrupt controller does not support this CPU "
96 void icp_pic_print_info(ICPState *icp, Monitor *mon)
98 int cpu_index = icp->cs ? icp->cs->cpu_index : -1;
103 monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n",
104 cpu_index, icp->xirr, icp->xirr_owner,
105 icp->pending_priority, icp->mfrr);
108 void ics_pic_print_info(ICSState *ics, Monitor *mon)
112 monitor_printf(mon, "ICS %4x..%4x %p\n",
113 ics->offset, ics->offset + ics->nr_irqs - 1, ics);
119 for (i = 0; i < ics->nr_irqs; i++) {
120 ICSIRQState *irq = ics->irqs + i;
122 if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) {
125 monitor_printf(mon, " %4x %s %02x %02x\n",
127 (irq->flags & XICS_FLAGS_IRQ_LSI) ?
129 irq->priority, irq->status);
134 * ICP: Presentation layer
137 #define XISR_MASK 0x00ffffff
138 #define CPPR_MASK 0xff000000
140 #define XISR(icp) (((icp)->xirr) & XISR_MASK)
141 #define CPPR(icp) (((icp)->xirr) >> 24)
143 static void ics_reject(ICSState *ics, uint32_t nr)
145 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
152 void ics_resend(ICSState *ics)
154 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
161 static void ics_eoi(ICSState *ics, int nr)
163 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
170 static void icp_check_ipi(ICPState *icp)
172 if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) {
176 trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr);
178 if (XISR(icp) && icp->xirr_owner) {
179 ics_reject(icp->xirr_owner, XISR(icp));
182 icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI;
183 icp->pending_priority = icp->mfrr;
184 icp->xirr_owner = NULL;
185 qemu_irq_raise(icp->output);
188 void icp_resend(ICPState *icp)
190 XICSFabric *xi = icp->xics;
191 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
193 if (icp->mfrr < CPPR(icp)) {
200 void icp_set_cppr(ICPState *icp, uint8_t cppr)
205 old_cppr = CPPR(icp);
206 icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24);
208 if (cppr < old_cppr) {
209 if (XISR(icp) && (cppr <= icp->pending_priority)) {
210 old_xisr = XISR(icp);
211 icp->xirr &= ~XISR_MASK; /* Clear XISR */
212 icp->pending_priority = 0xff;
213 qemu_irq_lower(icp->output);
214 if (icp->xirr_owner) {
215 ics_reject(icp->xirr_owner, old_xisr);
216 icp->xirr_owner = NULL;
226 void icp_set_mfrr(ICPState *icp, uint8_t mfrr)
229 if (mfrr < CPPR(icp)) {
234 uint32_t icp_accept(ICPState *icp)
236 uint32_t xirr = icp->xirr;
238 qemu_irq_lower(icp->output);
239 icp->xirr = icp->pending_priority << 24;
240 icp->pending_priority = 0xff;
241 icp->xirr_owner = NULL;
243 trace_xics_icp_accept(xirr, icp->xirr);
248 uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr)
256 void icp_eoi(ICPState *icp, uint32_t xirr)
258 XICSFabric *xi = icp->xics;
259 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
263 /* Send EOI -> ICS */
264 icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
265 trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr);
266 irq = xirr & XISR_MASK;
268 ics = xic->ics_get(xi, irq);
277 static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority)
279 ICPState *icp = xics_icp_get(ics->xics, server);
281 trace_xics_icp_irq(server, nr, priority);
283 if ((priority >= CPPR(icp))
284 || (XISR(icp) && (icp->pending_priority <= priority))) {
287 if (XISR(icp) && icp->xirr_owner) {
288 ics_reject(icp->xirr_owner, XISR(icp));
289 icp->xirr_owner = NULL;
291 icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK);
292 icp->xirr_owner = ics;
293 icp->pending_priority = priority;
294 trace_xics_icp_raise(icp->xirr, icp->pending_priority);
295 qemu_irq_raise(icp->output);
299 static void icp_dispatch_pre_save(void *opaque)
301 ICPState *icp = opaque;
302 ICPStateClass *info = ICP_GET_CLASS(icp);
304 if (info->pre_save) {
309 static int icp_dispatch_post_load(void *opaque, int version_id)
311 ICPState *icp = opaque;
312 ICPStateClass *info = ICP_GET_CLASS(icp);
314 if (info->post_load) {
315 return info->post_load(icp, version_id);
321 static const VMStateDescription vmstate_icp_server = {
322 .name = "icp/server",
324 .minimum_version_id = 1,
325 .pre_save = icp_dispatch_pre_save,
326 .post_load = icp_dispatch_post_load,
327 .fields = (VMStateField[]) {
329 VMSTATE_UINT32(xirr, ICPState),
330 VMSTATE_UINT8(pending_priority, ICPState),
331 VMSTATE_UINT8(mfrr, ICPState),
332 VMSTATE_END_OF_LIST()
336 static void icp_reset(DeviceState *dev)
338 ICPState *icp = ICP(dev);
341 icp->pending_priority = 0xff;
344 /* Make all outputs are deasserted */
345 qemu_set_irq(icp->output, 0);
348 static void icp_realize(DeviceState *dev, Error **errp)
350 ICPState *icp = ICP(dev);
354 obj = object_property_get_link(OBJECT(dev), "xics", &err);
356 error_setg(errp, "%s: required link 'xics' not found: %s",
357 __func__, error_get_pretty(err));
361 icp->xics = XICS_FABRIC(obj);
365 static void icp_class_init(ObjectClass *klass, void *data)
367 DeviceClass *dc = DEVICE_CLASS(klass);
369 dc->reset = icp_reset;
370 dc->vmsd = &vmstate_icp_server;
371 dc->realize = icp_realize;
374 static const TypeInfo icp_info = {
376 .parent = TYPE_DEVICE,
377 .instance_size = sizeof(ICPState),
378 .class_init = icp_class_init,
379 .class_size = sizeof(ICPStateClass),
385 static void ics_simple_resend_msi(ICSState *ics, int srcno)
387 ICSIRQState *irq = ics->irqs + srcno;
389 /* FIXME: filter by server#? */
390 if (irq->status & XICS_STATUS_REJECTED) {
391 irq->status &= ~XICS_STATUS_REJECTED;
392 if (irq->priority != 0xff) {
393 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
398 static void ics_simple_resend_lsi(ICSState *ics, int srcno)
400 ICSIRQState *irq = ics->irqs + srcno;
402 if ((irq->priority != 0xff)
403 && (irq->status & XICS_STATUS_ASSERTED)
404 && !(irq->status & XICS_STATUS_SENT)) {
405 irq->status |= XICS_STATUS_SENT;
406 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
410 static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val)
412 ICSIRQState *irq = ics->irqs + srcno;
414 trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset);
417 if (irq->priority == 0xff) {
418 irq->status |= XICS_STATUS_MASKED_PENDING;
419 trace_xics_masked_pending();
421 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
426 static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val)
428 ICSIRQState *irq = ics->irqs + srcno;
430 trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset);
432 irq->status |= XICS_STATUS_ASSERTED;
434 irq->status &= ~XICS_STATUS_ASSERTED;
436 ics_simple_resend_lsi(ics, srcno);
439 static void ics_simple_set_irq(void *opaque, int srcno, int val)
441 ICSState *ics = (ICSState *)opaque;
443 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
444 ics_simple_set_irq_lsi(ics, srcno, val);
446 ics_simple_set_irq_msi(ics, srcno, val);
450 static void ics_simple_write_xive_msi(ICSState *ics, int srcno)
452 ICSIRQState *irq = ics->irqs + srcno;
454 if (!(irq->status & XICS_STATUS_MASKED_PENDING)
455 || (irq->priority == 0xff)) {
459 irq->status &= ~XICS_STATUS_MASKED_PENDING;
460 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
463 static void ics_simple_write_xive_lsi(ICSState *ics, int srcno)
465 ics_simple_resend_lsi(ics, srcno);
468 void ics_simple_write_xive(ICSState *ics, int srcno, int server,
469 uint8_t priority, uint8_t saved_priority)
471 ICSIRQState *irq = ics->irqs + srcno;
473 irq->server = server;
474 irq->priority = priority;
475 irq->saved_priority = saved_priority;
477 trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server,
480 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
481 ics_simple_write_xive_lsi(ics, srcno);
483 ics_simple_write_xive_msi(ics, srcno);
487 static void ics_simple_reject(ICSState *ics, uint32_t nr)
489 ICSIRQState *irq = ics->irqs + nr - ics->offset;
491 trace_xics_ics_simple_reject(nr, nr - ics->offset);
492 if (irq->flags & XICS_FLAGS_IRQ_MSI) {
493 irq->status |= XICS_STATUS_REJECTED;
494 } else if (irq->flags & XICS_FLAGS_IRQ_LSI) {
495 irq->status &= ~XICS_STATUS_SENT;
499 static void ics_simple_resend(ICSState *ics)
503 for (i = 0; i < ics->nr_irqs; i++) {
504 /* FIXME: filter by server#? */
505 if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) {
506 ics_simple_resend_lsi(ics, i);
508 ics_simple_resend_msi(ics, i);
513 static void ics_simple_eoi(ICSState *ics, uint32_t nr)
515 int srcno = nr - ics->offset;
516 ICSIRQState *irq = ics->irqs + srcno;
518 trace_xics_ics_simple_eoi(nr);
520 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
521 irq->status &= ~XICS_STATUS_SENT;
525 static void ics_simple_reset(DeviceState *dev)
527 ICSState *ics = ICS_SIMPLE(dev);
529 uint8_t flags[ics->nr_irqs];
531 for (i = 0; i < ics->nr_irqs; i++) {
532 flags[i] = ics->irqs[i].flags;
535 memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs);
537 for (i = 0; i < ics->nr_irqs; i++) {
538 ics->irqs[i].priority = 0xff;
539 ics->irqs[i].saved_priority = 0xff;
540 ics->irqs[i].flags = flags[i];
544 static void ics_simple_dispatch_pre_save(void *opaque)
546 ICSState *ics = opaque;
547 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
549 if (info->pre_save) {
554 static int ics_simple_dispatch_post_load(void *opaque, int version_id)
556 ICSState *ics = opaque;
557 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
559 if (info->post_load) {
560 return info->post_load(ics, version_id);
566 static const VMStateDescription vmstate_ics_simple_irq = {
569 .minimum_version_id = 1,
570 .fields = (VMStateField[]) {
571 VMSTATE_UINT32(server, ICSIRQState),
572 VMSTATE_UINT8(priority, ICSIRQState),
573 VMSTATE_UINT8(saved_priority, ICSIRQState),
574 VMSTATE_UINT8(status, ICSIRQState),
575 VMSTATE_UINT8(flags, ICSIRQState),
576 VMSTATE_END_OF_LIST()
580 static const VMStateDescription vmstate_ics_simple = {
583 .minimum_version_id = 1,
584 .pre_save = ics_simple_dispatch_pre_save,
585 .post_load = ics_simple_dispatch_post_load,
586 .fields = (VMStateField[]) {
588 VMSTATE_UINT32_EQUAL(nr_irqs, ICSState),
590 VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs,
591 vmstate_ics_simple_irq,
593 VMSTATE_END_OF_LIST()
597 static void ics_simple_initfn(Object *obj)
599 ICSState *ics = ICS_SIMPLE(obj);
601 ics->offset = XICS_IRQ_BASE;
604 static void ics_simple_realize(DeviceState *dev, Error **errp)
606 ICSState *ics = ICS_SIMPLE(dev);
609 error_setg(errp, "Number of interrupts needs to be greater 0");
612 ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState));
613 ics->qirqs = qemu_allocate_irqs(ics_simple_set_irq, ics, ics->nr_irqs);
616 static Property ics_simple_properties[] = {
617 DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0),
618 DEFINE_PROP_END_OF_LIST(),
621 static void ics_simple_class_init(ObjectClass *klass, void *data)
623 DeviceClass *dc = DEVICE_CLASS(klass);
624 ICSStateClass *isc = ICS_BASE_CLASS(klass);
626 isc->realize = ics_simple_realize;
627 dc->props = ics_simple_properties;
628 dc->vmsd = &vmstate_ics_simple;
629 dc->reset = ics_simple_reset;
630 isc->reject = ics_simple_reject;
631 isc->resend = ics_simple_resend;
632 isc->eoi = ics_simple_eoi;
635 static const TypeInfo ics_simple_info = {
636 .name = TYPE_ICS_SIMPLE,
637 .parent = TYPE_ICS_BASE,
638 .instance_size = sizeof(ICSState),
639 .class_init = ics_simple_class_init,
640 .class_size = sizeof(ICSStateClass),
641 .instance_init = ics_simple_initfn,
644 static void ics_base_realize(DeviceState *dev, Error **errp)
646 ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev);
647 ICSState *ics = ICS_BASE(dev);
651 obj = object_property_get_link(OBJECT(dev), "xics", &err);
653 error_setg(errp, "%s: required link 'xics' not found: %s",
654 __func__, error_get_pretty(err));
657 ics->xics = XICS_FABRIC(obj);
661 icsc->realize(dev, errp);
665 static void ics_base_class_init(ObjectClass *klass, void *data)
667 DeviceClass *dc = DEVICE_CLASS(klass);
669 dc->realize = ics_base_realize;
672 static const TypeInfo ics_base_info = {
673 .name = TYPE_ICS_BASE,
674 .parent = TYPE_DEVICE,
676 .instance_size = sizeof(ICSState),
677 .class_init = ics_base_class_init,
678 .class_size = sizeof(ICSStateClass),
681 static const TypeInfo xics_fabric_info = {
682 .name = TYPE_XICS_FABRIC,
683 .parent = TYPE_INTERFACE,
684 .class_size = sizeof(XICSFabricClass),
690 qemu_irq xics_get_qirq(XICSFabric *xi, int irq)
692 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
693 ICSState *ics = xic->ics_get(xi, irq);
696 return ics->qirqs[irq - ics->offset];
702 ICPState *xics_icp_get(XICSFabric *xi, int server)
704 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
706 return xic->icp_get(xi, server);
709 void ics_set_irq_type(ICSState *ics, int srcno, bool lsi)
711 assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK));
713 ics->irqs[srcno].flags |=
714 lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI;
717 static void xics_register_types(void)
719 type_register_static(&ics_simple_info);
720 type_register_static(&ics_base_info);
721 type_register_static(&icp_info);
722 type_register_static(&xics_fabric_info);
725 type_init(xics_register_types)