2 * QEMU Xilinx OPB Interrupt Controller.
4 * Copyright (c) 2009 Edgar E. Iglesias.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "hw/sysbus.h"
46 /* Configuration reg chosen at synthesis-time. QEMU populates
47 the bits at board-setup. */
48 uint32_t c_kind_of_intr;
50 /* Runtime control registers. */
52 /* state of the interrupt input pins */
53 uint32_t irq_pin_state;
56 static void update_irq(struct xlx_pic *p)
60 /* level triggered interrupt */
61 if (p->regs[R_MER] & 2) {
62 p->regs[R_ISR] |= p->irq_pin_state & ~p->c_kind_of_intr;
65 /* Update the pending register. */
66 p->regs[R_IPR] = p->regs[R_ISR] & p->regs[R_IER];
68 /* Update the vector register. */
69 for (i = 0; i < 32; i++) {
70 if (p->regs[R_IPR] & (1 << i))
77 qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]);
81 pic_read(void *opaque, hwaddr addr, unsigned int size)
83 struct xlx_pic *p = opaque;
90 if (addr < ARRAY_SIZE(p->regs))
95 D(printf("%s %x=%x\n", __func__, addr * 4, r));
100 pic_write(void *opaque, hwaddr addr,
101 uint64_t val64, unsigned int size)
103 struct xlx_pic *p = opaque;
104 uint32_t value = val64;
107 D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value));
111 p->regs[R_ISR] &= ~value; /* ACK. */
114 p->regs[R_IER] |= value; /* Atomic set ie. */
117 p->regs[R_IER] &= ~value; /* Atomic clear ie. */
120 if ((p->regs[R_MER] & 2)) {
125 if (addr < ARRAY_SIZE(p->regs))
126 p->regs[addr] = value;
132 static const MemoryRegionOps pic_ops = {
135 .endianness = DEVICE_NATIVE_ENDIAN,
137 .min_access_size = 4,
142 static void irq_handler(void *opaque, int irq, int level)
144 struct xlx_pic *p = opaque;
146 /* edge triggered interrupt */
147 if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) {
148 p->regs[R_ISR] |= (level << irq);
151 p->irq_pin_state &= ~(1 << irq);
152 p->irq_pin_state |= level << irq;
156 static int xilinx_intc_init(SysBusDevice *dev)
158 struct xlx_pic *p = FROM_SYSBUS(typeof (*p), dev);
160 qdev_init_gpio_in(&dev->qdev, irq_handler, 32);
161 sysbus_init_irq(dev, &p->parent_irq);
163 memory_region_init_io(&p->mmio, OBJECT(p), &pic_ops, p, "xlnx.xps-intc",
165 sysbus_init_mmio(dev, &p->mmio);
169 static Property xilinx_intc_properties[] = {
170 DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0),
171 DEFINE_PROP_END_OF_LIST(),
174 static void xilinx_intc_class_init(ObjectClass *klass, void *data)
176 DeviceClass *dc = DEVICE_CLASS(klass);
177 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
179 k->init = xilinx_intc_init;
180 dc->props = xilinx_intc_properties;
183 static const TypeInfo xilinx_intc_info = {
184 .name = "xlnx.xps-intc",
185 .parent = TYPE_SYS_BUS_DEVICE,
186 .instance_size = sizeof(struct xlx_pic),
187 .class_init = xilinx_intc_class_init,
190 static void xilinx_intc_register_types(void)
192 type_register_static(&xilinx_intc_info);
195 type_init(xilinx_intc_register_types)