1 #include "qemu/osdep.h"
2 #include "qemu-common.h"
6 #include "qemu/error-report.h"
7 #include "sysemu/kvm.h"
10 #include "migration/cpu.h"
12 static bool vfp_needed(void *opaque)
15 CPUARMState *env = &cpu->env;
17 return arm_feature(env, ARM_FEATURE_VFP);
20 static int get_fpscr(QEMUFile *f, void *opaque, size_t size,
24 CPUARMState *env = &cpu->env;
25 uint32_t val = qemu_get_be32(f);
27 vfp_set_fpscr(env, val);
31 static int put_fpscr(QEMUFile *f, void *opaque, size_t size,
32 VMStateField *field, QJSON *vmdesc)
35 CPUARMState *env = &cpu->env;
37 qemu_put_be32(f, vfp_get_fpscr(env));
41 static const VMStateInfo vmstate_fpscr = {
47 static const VMStateDescription vmstate_vfp = {
50 .minimum_version_id = 3,
52 .fields = (VMStateField[]) {
53 /* For compatibility, store Qn out of Zn here. */
54 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[0].d, ARMCPU, 0, 2),
55 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[1].d, ARMCPU, 0, 2),
56 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[2].d, ARMCPU, 0, 2),
57 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[3].d, ARMCPU, 0, 2),
58 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[4].d, ARMCPU, 0, 2),
59 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[5].d, ARMCPU, 0, 2),
60 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[6].d, ARMCPU, 0, 2),
61 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[7].d, ARMCPU, 0, 2),
62 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[8].d, ARMCPU, 0, 2),
63 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[9].d, ARMCPU, 0, 2),
64 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[10].d, ARMCPU, 0, 2),
65 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[11].d, ARMCPU, 0, 2),
66 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[12].d, ARMCPU, 0, 2),
67 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[13].d, ARMCPU, 0, 2),
68 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[14].d, ARMCPU, 0, 2),
69 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[15].d, ARMCPU, 0, 2),
70 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[16].d, ARMCPU, 0, 2),
71 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[17].d, ARMCPU, 0, 2),
72 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[18].d, ARMCPU, 0, 2),
73 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[19].d, ARMCPU, 0, 2),
74 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[20].d, ARMCPU, 0, 2),
75 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[21].d, ARMCPU, 0, 2),
76 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[22].d, ARMCPU, 0, 2),
77 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[23].d, ARMCPU, 0, 2),
78 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[24].d, ARMCPU, 0, 2),
79 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[25].d, ARMCPU, 0, 2),
80 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[26].d, ARMCPU, 0, 2),
81 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[27].d, ARMCPU, 0, 2),
82 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[28].d, ARMCPU, 0, 2),
83 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[29].d, ARMCPU, 0, 2),
84 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[30].d, ARMCPU, 0, 2),
85 VMSTATE_UINT64_SUB_ARRAY(env.vfp.zregs[31].d, ARMCPU, 0, 2),
87 /* The xregs array is a little awkward because element 1 (FPSCR)
88 * requires a specific accessor, so we have to split it up in
91 VMSTATE_UINT32(env.vfp.xregs[0], ARMCPU),
92 VMSTATE_UINT32_SUB_ARRAY(env.vfp.xregs, ARMCPU, 2, 14),
96 .size = sizeof(uint32_t),
97 .info = &vmstate_fpscr,
101 VMSTATE_END_OF_LIST()
105 static bool iwmmxt_needed(void *opaque)
107 ARMCPU *cpu = opaque;
108 CPUARMState *env = &cpu->env;
110 return arm_feature(env, ARM_FEATURE_IWMMXT);
113 static const VMStateDescription vmstate_iwmmxt = {
114 .name = "cpu/iwmmxt",
116 .minimum_version_id = 1,
117 .needed = iwmmxt_needed,
118 .fields = (VMStateField[]) {
119 VMSTATE_UINT64_ARRAY(env.iwmmxt.regs, ARMCPU, 16),
120 VMSTATE_UINT32_ARRAY(env.iwmmxt.cregs, ARMCPU, 16),
121 VMSTATE_END_OF_LIST()
125 #ifdef TARGET_AARCH64
126 /* The expression ARM_MAX_VQ - 2 is 0 for pure AArch32 build,
127 * and ARMPredicateReg is actively empty. This triggers errors
128 * in the expansion of the VMSTATE macros.
131 static bool sve_needed(void *opaque)
133 ARMCPU *cpu = opaque;
134 CPUARMState *env = &cpu->env;
136 return arm_feature(env, ARM_FEATURE_SVE);
139 /* The first two words of each Zreg is stored in VFP state. */
140 static const VMStateDescription vmstate_zreg_hi_reg = {
141 .name = "cpu/sve/zreg_hi",
143 .minimum_version_id = 1,
144 .fields = (VMStateField[]) {
145 VMSTATE_UINT64_SUB_ARRAY(d, ARMVectorReg, 2, ARM_MAX_VQ - 2),
146 VMSTATE_END_OF_LIST()
150 static const VMStateDescription vmstate_preg_reg = {
151 .name = "cpu/sve/preg",
153 .minimum_version_id = 1,
154 .fields = (VMStateField[]) {
155 VMSTATE_UINT64_ARRAY(p, ARMPredicateReg, 2 * ARM_MAX_VQ / 8),
156 VMSTATE_END_OF_LIST()
160 static const VMStateDescription vmstate_sve = {
163 .minimum_version_id = 1,
164 .needed = sve_needed,
165 .fields = (VMStateField[]) {
166 VMSTATE_STRUCT_ARRAY(env.vfp.zregs, ARMCPU, 32, 0,
167 vmstate_zreg_hi_reg, ARMVectorReg),
168 VMSTATE_STRUCT_ARRAY(env.vfp.pregs, ARMCPU, 17, 0,
169 vmstate_preg_reg, ARMPredicateReg),
170 VMSTATE_END_OF_LIST()
175 static bool m_needed(void *opaque)
177 ARMCPU *cpu = opaque;
178 CPUARMState *env = &cpu->env;
180 return arm_feature(env, ARM_FEATURE_M);
183 static const VMStateDescription vmstate_m_faultmask_primask = {
184 .name = "cpu/m/faultmask-primask",
186 .minimum_version_id = 1,
187 .fields = (VMStateField[]) {
188 VMSTATE_UINT32(env.v7m.faultmask[M_REG_NS], ARMCPU),
189 VMSTATE_UINT32(env.v7m.primask[M_REG_NS], ARMCPU),
190 VMSTATE_END_OF_LIST()
194 /* CSSELR is in a subsection because we didn't implement it previously.
195 * Migration from an old implementation will leave it at zero, which
196 * is OK since the only CPUs in the old implementation make the
198 * Since there was no version of QEMU which implemented the CSSELR for
199 * just non-secure, we transfer both banks here rather than putting
200 * the secure banked version in the m-security subsection.
202 static bool csselr_vmstate_validate(void *opaque, int version_id)
204 ARMCPU *cpu = opaque;
206 return cpu->env.v7m.csselr[M_REG_NS] <= R_V7M_CSSELR_INDEX_MASK
207 && cpu->env.v7m.csselr[M_REG_S] <= R_V7M_CSSELR_INDEX_MASK;
210 static bool m_csselr_needed(void *opaque)
212 ARMCPU *cpu = opaque;
214 return !arm_v7m_csselr_razwi(cpu);
217 static const VMStateDescription vmstate_m_csselr = {
218 .name = "cpu/m/csselr",
220 .minimum_version_id = 1,
221 .needed = m_csselr_needed,
222 .fields = (VMStateField[]) {
223 VMSTATE_UINT32_ARRAY(env.v7m.csselr, ARMCPU, M_REG_NUM_BANKS),
224 VMSTATE_VALIDATE("CSSELR is valid", csselr_vmstate_validate),
225 VMSTATE_END_OF_LIST()
229 static const VMStateDescription vmstate_m_scr = {
232 .minimum_version_id = 1,
233 .fields = (VMStateField[]) {
234 VMSTATE_UINT32(env.v7m.scr[M_REG_NS], ARMCPU),
235 VMSTATE_END_OF_LIST()
239 static const VMStateDescription vmstate_m_other_sp = {
240 .name = "cpu/m/other-sp",
242 .minimum_version_id = 1,
243 .fields = (VMStateField[]) {
244 VMSTATE_UINT32(env.v7m.other_sp, ARMCPU),
245 VMSTATE_END_OF_LIST()
249 static bool m_v8m_needed(void *opaque)
251 ARMCPU *cpu = opaque;
252 CPUARMState *env = &cpu->env;
254 return arm_feature(env, ARM_FEATURE_M) && arm_feature(env, ARM_FEATURE_V8);
257 static const VMStateDescription vmstate_m_v8m = {
260 .minimum_version_id = 1,
261 .needed = m_v8m_needed,
262 .fields = (VMStateField[]) {
263 VMSTATE_UINT32_ARRAY(env.v7m.msplim, ARMCPU, M_REG_NUM_BANKS),
264 VMSTATE_UINT32_ARRAY(env.v7m.psplim, ARMCPU, M_REG_NUM_BANKS),
265 VMSTATE_END_OF_LIST()
269 static const VMStateDescription vmstate_m = {
272 .minimum_version_id = 4,
274 .fields = (VMStateField[]) {
275 VMSTATE_UINT32(env.v7m.vecbase[M_REG_NS], ARMCPU),
276 VMSTATE_UINT32(env.v7m.basepri[M_REG_NS], ARMCPU),
277 VMSTATE_UINT32(env.v7m.control[M_REG_NS], ARMCPU),
278 VMSTATE_UINT32(env.v7m.ccr[M_REG_NS], ARMCPU),
279 VMSTATE_UINT32(env.v7m.cfsr[M_REG_NS], ARMCPU),
280 VMSTATE_UINT32(env.v7m.hfsr, ARMCPU),
281 VMSTATE_UINT32(env.v7m.dfsr, ARMCPU),
282 VMSTATE_UINT32(env.v7m.mmfar[M_REG_NS], ARMCPU),
283 VMSTATE_UINT32(env.v7m.bfar, ARMCPU),
284 VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_NS], ARMCPU),
285 VMSTATE_INT32(env.v7m.exception, ARMCPU),
286 VMSTATE_END_OF_LIST()
288 .subsections = (const VMStateDescription*[]) {
289 &vmstate_m_faultmask_primask,
298 static bool thumb2ee_needed(void *opaque)
300 ARMCPU *cpu = opaque;
301 CPUARMState *env = &cpu->env;
303 return arm_feature(env, ARM_FEATURE_THUMB2EE);
306 static const VMStateDescription vmstate_thumb2ee = {
307 .name = "cpu/thumb2ee",
309 .minimum_version_id = 1,
310 .needed = thumb2ee_needed,
311 .fields = (VMStateField[]) {
312 VMSTATE_UINT32(env.teecr, ARMCPU),
313 VMSTATE_UINT32(env.teehbr, ARMCPU),
314 VMSTATE_END_OF_LIST()
318 static bool pmsav7_needed(void *opaque)
320 ARMCPU *cpu = opaque;
321 CPUARMState *env = &cpu->env;
323 return arm_feature(env, ARM_FEATURE_PMSA) &&
324 arm_feature(env, ARM_FEATURE_V7) &&
325 !arm_feature(env, ARM_FEATURE_V8);
328 static bool pmsav7_rgnr_vmstate_validate(void *opaque, int version_id)
330 ARMCPU *cpu = opaque;
332 return cpu->env.pmsav7.rnr[M_REG_NS] < cpu->pmsav7_dregion;
335 static const VMStateDescription vmstate_pmsav7 = {
336 .name = "cpu/pmsav7",
338 .minimum_version_id = 1,
339 .needed = pmsav7_needed,
340 .fields = (VMStateField[]) {
341 VMSTATE_VARRAY_UINT32(env.pmsav7.drbar, ARMCPU, pmsav7_dregion, 0,
342 vmstate_info_uint32, uint32_t),
343 VMSTATE_VARRAY_UINT32(env.pmsav7.drsr, ARMCPU, pmsav7_dregion, 0,
344 vmstate_info_uint32, uint32_t),
345 VMSTATE_VARRAY_UINT32(env.pmsav7.dracr, ARMCPU, pmsav7_dregion, 0,
346 vmstate_info_uint32, uint32_t),
347 VMSTATE_VALIDATE("rgnr is valid", pmsav7_rgnr_vmstate_validate),
348 VMSTATE_END_OF_LIST()
352 static bool pmsav7_rnr_needed(void *opaque)
354 ARMCPU *cpu = opaque;
355 CPUARMState *env = &cpu->env;
357 /* For R profile cores pmsav7.rnr is migrated via the cpreg
358 * "RGNR" definition in helper.h. For M profile we have to
359 * migrate it separately.
361 return arm_feature(env, ARM_FEATURE_M);
364 static const VMStateDescription vmstate_pmsav7_rnr = {
365 .name = "cpu/pmsav7-rnr",
367 .minimum_version_id = 1,
368 .needed = pmsav7_rnr_needed,
369 .fields = (VMStateField[]) {
370 VMSTATE_UINT32(env.pmsav7.rnr[M_REG_NS], ARMCPU),
371 VMSTATE_END_OF_LIST()
375 static bool pmsav8_needed(void *opaque)
377 ARMCPU *cpu = opaque;
378 CPUARMState *env = &cpu->env;
380 return arm_feature(env, ARM_FEATURE_PMSA) &&
381 arm_feature(env, ARM_FEATURE_V8);
384 static const VMStateDescription vmstate_pmsav8 = {
385 .name = "cpu/pmsav8",
387 .minimum_version_id = 1,
388 .needed = pmsav8_needed,
389 .fields = (VMStateField[]) {
390 VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_NS], ARMCPU, pmsav7_dregion,
391 0, vmstate_info_uint32, uint32_t),
392 VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_NS], ARMCPU, pmsav7_dregion,
393 0, vmstate_info_uint32, uint32_t),
394 VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU),
395 VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU),
396 VMSTATE_END_OF_LIST()
400 static bool s_rnr_vmstate_validate(void *opaque, int version_id)
402 ARMCPU *cpu = opaque;
404 return cpu->env.pmsav7.rnr[M_REG_S] < cpu->pmsav7_dregion;
407 static bool sau_rnr_vmstate_validate(void *opaque, int version_id)
409 ARMCPU *cpu = opaque;
411 return cpu->env.sau.rnr < cpu->sau_sregion;
414 static bool m_security_needed(void *opaque)
416 ARMCPU *cpu = opaque;
417 CPUARMState *env = &cpu->env;
419 return arm_feature(env, ARM_FEATURE_M_SECURITY);
422 static const VMStateDescription vmstate_m_security = {
423 .name = "cpu/m-security",
425 .minimum_version_id = 1,
426 .needed = m_security_needed,
427 .fields = (VMStateField[]) {
428 VMSTATE_UINT32(env.v7m.secure, ARMCPU),
429 VMSTATE_UINT32(env.v7m.other_ss_msp, ARMCPU),
430 VMSTATE_UINT32(env.v7m.other_ss_psp, ARMCPU),
431 VMSTATE_UINT32(env.v7m.basepri[M_REG_S], ARMCPU),
432 VMSTATE_UINT32(env.v7m.primask[M_REG_S], ARMCPU),
433 VMSTATE_UINT32(env.v7m.faultmask[M_REG_S], ARMCPU),
434 VMSTATE_UINT32(env.v7m.control[M_REG_S], ARMCPU),
435 VMSTATE_UINT32(env.v7m.vecbase[M_REG_S], ARMCPU),
436 VMSTATE_UINT32(env.pmsav8.mair0[M_REG_S], ARMCPU),
437 VMSTATE_UINT32(env.pmsav8.mair1[M_REG_S], ARMCPU),
438 VMSTATE_VARRAY_UINT32(env.pmsav8.rbar[M_REG_S], ARMCPU, pmsav7_dregion,
439 0, vmstate_info_uint32, uint32_t),
440 VMSTATE_VARRAY_UINT32(env.pmsav8.rlar[M_REG_S], ARMCPU, pmsav7_dregion,
441 0, vmstate_info_uint32, uint32_t),
442 VMSTATE_UINT32(env.pmsav7.rnr[M_REG_S], ARMCPU),
443 VMSTATE_VALIDATE("secure MPU_RNR is valid", s_rnr_vmstate_validate),
444 VMSTATE_UINT32(env.v7m.mpu_ctrl[M_REG_S], ARMCPU),
445 VMSTATE_UINT32(env.v7m.ccr[M_REG_S], ARMCPU),
446 VMSTATE_UINT32(env.v7m.mmfar[M_REG_S], ARMCPU),
447 VMSTATE_UINT32(env.v7m.cfsr[M_REG_S], ARMCPU),
448 VMSTATE_UINT32(env.v7m.sfsr, ARMCPU),
449 VMSTATE_UINT32(env.v7m.sfar, ARMCPU),
450 VMSTATE_VARRAY_UINT32(env.sau.rbar, ARMCPU, sau_sregion, 0,
451 vmstate_info_uint32, uint32_t),
452 VMSTATE_VARRAY_UINT32(env.sau.rlar, ARMCPU, sau_sregion, 0,
453 vmstate_info_uint32, uint32_t),
454 VMSTATE_UINT32(env.sau.rnr, ARMCPU),
455 VMSTATE_VALIDATE("SAU_RNR is valid", sau_rnr_vmstate_validate),
456 VMSTATE_UINT32(env.sau.ctrl, ARMCPU),
457 VMSTATE_UINT32(env.v7m.scr[M_REG_S], ARMCPU),
458 /* AIRCR is not secure-only, but our implementation is R/O if the
459 * security extension is unimplemented, so we migrate it here.
461 VMSTATE_UINT32(env.v7m.aircr, ARMCPU),
462 VMSTATE_END_OF_LIST()
466 static int get_cpsr(QEMUFile *f, void *opaque, size_t size,
469 ARMCPU *cpu = opaque;
470 CPUARMState *env = &cpu->env;
471 uint32_t val = qemu_get_be32(f);
473 if (arm_feature(env, ARM_FEATURE_M)) {
474 if (val & XPSR_EXCP) {
475 /* This is a CPSR format value from an older QEMU. (We can tell
476 * because values transferred in XPSR format always have zero
477 * for the EXCP field, and CPSR format will always have bit 4
478 * set in CPSR_M.) Rearrange it into XPSR format. The significant
479 * differences are that the T bit is not in the same place, the
480 * primask/faultmask info may be in the CPSR I and F bits, and
481 * we do not want the mode bits.
482 * We know that this cleanup happened before v8M, so there
483 * is no complication with banked primask/faultmask.
485 uint32_t newval = val;
487 assert(!arm_feature(env, ARM_FEATURE_M_SECURITY));
489 newval &= (CPSR_NZCV | CPSR_Q | CPSR_IT | CPSR_GE);
493 /* If the I or F bits are set then this is a migration from
494 * an old QEMU which still stored the M profile FAULTMASK
495 * and PRIMASK in env->daif. For a new QEMU, the data is
496 * transferred using the vmstate_m_faultmask_primask subsection.
499 env->v7m.faultmask[M_REG_NS] = 1;
502 env->v7m.primask[M_REG_NS] = 1;
506 /* Ignore the low bits, they are handled by vmstate_m. */
507 xpsr_write(env, val, ~XPSR_EXCP);
511 env->aarch64 = ((val & PSTATE_nRW) == 0);
514 pstate_write(env, val);
518 cpsr_write(env, val, 0xffffffff, CPSRWriteRaw);
522 static int put_cpsr(QEMUFile *f, void *opaque, size_t size,
523 VMStateField *field, QJSON *vmdesc)
525 ARMCPU *cpu = opaque;
526 CPUARMState *env = &cpu->env;
529 if (arm_feature(env, ARM_FEATURE_M)) {
530 /* The low 9 bits are v7m.exception, which is handled by vmstate_m. */
531 val = xpsr_read(env) & ~XPSR_EXCP;
532 } else if (is_a64(env)) {
533 val = pstate_read(env);
535 val = cpsr_read(env);
538 qemu_put_be32(f, val);
542 static const VMStateInfo vmstate_cpsr = {
548 static int get_power(QEMUFile *f, void *opaque, size_t size,
551 ARMCPU *cpu = opaque;
552 bool powered_off = qemu_get_byte(f);
553 cpu->power_state = powered_off ? PSCI_OFF : PSCI_ON;
557 static int put_power(QEMUFile *f, void *opaque, size_t size,
558 VMStateField *field, QJSON *vmdesc)
560 ARMCPU *cpu = opaque;
562 /* Migration should never happen while we transition power states */
564 if (cpu->power_state == PSCI_ON ||
565 cpu->power_state == PSCI_OFF) {
566 bool powered_off = (cpu->power_state == PSCI_OFF) ? true : false;
567 qemu_put_byte(f, powered_off);
574 static const VMStateInfo vmstate_powered_off = {
575 .name = "powered_off",
580 static int cpu_pre_save(void *opaque)
582 ARMCPU *cpu = opaque;
585 if (!write_kvmstate_to_list(cpu)) {
586 /* This should never fail */
590 if (!write_cpustate_to_list(cpu)) {
591 /* This should never fail. */
596 cpu->cpreg_vmstate_array_len = cpu->cpreg_array_len;
597 memcpy(cpu->cpreg_vmstate_indexes, cpu->cpreg_indexes,
598 cpu->cpreg_array_len * sizeof(uint64_t));
599 memcpy(cpu->cpreg_vmstate_values, cpu->cpreg_values,
600 cpu->cpreg_array_len * sizeof(uint64_t));
605 static int cpu_post_load(void *opaque, int version_id)
607 ARMCPU *cpu = opaque;
610 /* Update the values list from the incoming migration data.
611 * Anything in the incoming data which we don't know about is
612 * a migration failure; anything we know about but the incoming
613 * data doesn't specify retains its current (reset) value.
614 * The indexes list remains untouched -- we only inspect the
615 * incoming migration index list so we can match the values array
616 * entries with the right slots in our own values array.
619 for (i = 0, v = 0; i < cpu->cpreg_array_len
620 && v < cpu->cpreg_vmstate_array_len; i++) {
621 if (cpu->cpreg_vmstate_indexes[v] > cpu->cpreg_indexes[i]) {
622 /* register in our list but not incoming : skip it */
625 if (cpu->cpreg_vmstate_indexes[v] < cpu->cpreg_indexes[i]) {
626 /* register in their list but not ours: fail migration */
629 /* matching register, copy the value over */
630 cpu->cpreg_values[i] = cpu->cpreg_vmstate_values[v];
635 if (!write_list_to_kvmstate(cpu, KVM_PUT_FULL_STATE)) {
638 /* Note that it's OK for the TCG side not to know about
639 * every register in the list; KVM is authoritative if
642 write_list_to_cpustate(cpu);
644 if (!write_list_to_cpustate(cpu)) {
649 hw_breakpoint_update_all(cpu);
650 hw_watchpoint_update_all(cpu);
655 const VMStateDescription vmstate_arm_cpu = {
658 .minimum_version_id = 22,
659 .pre_save = cpu_pre_save,
660 .post_load = cpu_post_load,
661 .fields = (VMStateField[]) {
662 VMSTATE_UINT32_ARRAY(env.regs, ARMCPU, 16),
663 VMSTATE_UINT64_ARRAY(env.xregs, ARMCPU, 32),
664 VMSTATE_UINT64(env.pc, ARMCPU),
668 .size = sizeof(uint32_t),
669 .info = &vmstate_cpsr,
673 VMSTATE_UINT32(env.spsr, ARMCPU),
674 VMSTATE_UINT64_ARRAY(env.banked_spsr, ARMCPU, 8),
675 VMSTATE_UINT32_ARRAY(env.banked_r13, ARMCPU, 8),
676 VMSTATE_UINT32_ARRAY(env.banked_r14, ARMCPU, 8),
677 VMSTATE_UINT32_ARRAY(env.usr_regs, ARMCPU, 5),
678 VMSTATE_UINT32_ARRAY(env.fiq_regs, ARMCPU, 5),
679 VMSTATE_UINT64_ARRAY(env.elr_el, ARMCPU, 4),
680 VMSTATE_UINT64_ARRAY(env.sp_el, ARMCPU, 4),
681 /* The length-check must come before the arrays to avoid
682 * incoming data possibly overflowing the array.
684 VMSTATE_INT32_POSITIVE_LE(cpreg_vmstate_array_len, ARMCPU),
685 VMSTATE_VARRAY_INT32(cpreg_vmstate_indexes, ARMCPU,
686 cpreg_vmstate_array_len,
687 0, vmstate_info_uint64, uint64_t),
688 VMSTATE_VARRAY_INT32(cpreg_vmstate_values, ARMCPU,
689 cpreg_vmstate_array_len,
690 0, vmstate_info_uint64, uint64_t),
691 VMSTATE_UINT64(env.exclusive_addr, ARMCPU),
692 VMSTATE_UINT64(env.exclusive_val, ARMCPU),
693 VMSTATE_UINT64(env.exclusive_high, ARMCPU),
694 VMSTATE_UINT64(env.features, ARMCPU),
695 VMSTATE_UINT32(env.exception.syndrome, ARMCPU),
696 VMSTATE_UINT32(env.exception.fsr, ARMCPU),
697 VMSTATE_UINT64(env.exception.vaddress, ARMCPU),
698 VMSTATE_TIMER_PTR(gt_timer[GTIMER_PHYS], ARMCPU),
699 VMSTATE_TIMER_PTR(gt_timer[GTIMER_VIRT], ARMCPU),
701 .name = "power_state",
703 .size = sizeof(bool),
704 .info = &vmstate_powered_off,
708 VMSTATE_END_OF_LIST()
710 .subsections = (const VMStateDescription*[]) {
715 /* pmsav7_rnr must come before pmsav7 so that we have the
716 * region number before we test it in the VMSTATE_VALIDATE
723 #ifdef TARGET_AARCH64