4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
23 #include "exec/gdbstub.h"
25 int mips_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
27 MIPSCPU *cpu = MIPS_CPU(cs);
28 CPUMIPSState *env = &cpu->env;
31 return gdb_get_regl(mem_buf, env->active_tc.gpr[n]);
33 if (env->CP0_Config1 & (1 << CP0C1_FP) && n >= 38 && n < 72) {
36 return gdb_get_regl(mem_buf, (int32_t)env->active_fpu.fcr31);
38 return gdb_get_regl(mem_buf, (int32_t)env->active_fpu.fcr0);
40 if (env->CP0_Status & (1 << CP0St_FR)) {
41 return gdb_get_reg64(mem_buf,
42 env->active_fpu.fpr[n - 38].d);
44 return gdb_get_regl(mem_buf,
45 env->active_fpu.fpr[n - 38].w[FP_ENDIAN_IDX]);
51 return gdb_get_regl(mem_buf, (int32_t)env->CP0_Status);
53 return gdb_get_regl(mem_buf, env->active_tc.LO[0]);
55 return gdb_get_regl(mem_buf, env->active_tc.HI[0]);
57 return gdb_get_regl(mem_buf, env->CP0_BadVAddr);
59 return gdb_get_regl(mem_buf, (int32_t)env->CP0_Cause);
61 return gdb_get_regl(mem_buf, env->active_tc.PC |
62 !!(env->hflags & MIPS_HFLAG_M16));
64 return gdb_get_regl(mem_buf, 0); /* fp */
66 return gdb_get_regl(mem_buf, (int32_t)env->CP0_PRid);
71 /* 16 embedded regs. */
72 return gdb_get_regl(mem_buf, 0);
78 int mips_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
80 MIPSCPU *cpu = MIPS_CPU(cs);
81 CPUMIPSState *env = &cpu->env;
84 tmp = ldtul_p(mem_buf);
87 env->active_tc.gpr[n] = tmp;
88 return sizeof(target_ulong);
90 if (env->CP0_Config1 & (1 << CP0C1_FP) && n >= 38 && n < 72) {
93 env->active_fpu.fcr31 = (tmp & env->active_fpu.fcr31_rw_bitmask) |
94 (env->active_fpu.fcr31 & ~(env->active_fpu.fcr31_rw_bitmask));
95 restore_fp_status(env);
98 /* FIR is read-only. Ignore writes. */
101 if (env->CP0_Status & (1 << CP0St_FR)) {
102 uint64_t tmp = ldq_p(mem_buf);
103 env->active_fpu.fpr[n - 38].d = tmp;
105 env->active_fpu.fpr[n - 38].w[FP_ENDIAN_IDX] = tmp;
109 return sizeof(target_ulong);
113 #ifndef CONFIG_USER_ONLY
114 cpu_mips_store_status(env, tmp);
118 env->active_tc.LO[0] = tmp;
121 env->active_tc.HI[0] = tmp;
124 env->CP0_BadVAddr = tmp;
127 #ifndef CONFIG_USER_ONLY
128 cpu_mips_store_cause(env, tmp);
132 env->active_tc.PC = tmp & ~(target_ulong)1;
134 env->hflags |= MIPS_HFLAG_M16;
136 env->hflags &= ~(MIPS_HFLAG_M16);
139 case 72: /* fp, ignored */
145 /* Other registers are readonly. Ignore writes. */
149 return sizeof(target_ulong);