2 * QEMU System Emulator header
4 * Copyright (c) 2003 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27 /* we put basic includes here to avoid repeating them in device drivers */
49 #define ENOMEDIUM ENODEV
55 #define lseek _lseeki64
57 extern int qemu_ftruncate64(int, int64_t);
58 #define ftruncate qemu_ftruncate64
61 static inline char *realpath(const char *path, char *resolved_path)
63 _fullpath(resolved_path, path, _MAX_PATH);
75 /* we use QEMU_TOOL in the command line tools which do not depend on
76 the target CPU type */
77 #include "config-host.h"
84 #include "audio/audio.h"
87 #endif /* !defined(QEMU_TOOL) */
90 #define xglue(x, y) x ## y
91 #define glue(x, y) xglue(x, y)
92 #define stringify(s) tostring(s)
93 #define tostring(s) #s
97 #define MIN(a, b) (((a) < (b)) ? (a) : (b))
100 #define MAX(a, b) (((a) > (b)) ? (a) : (b))
104 void pstrcpy(char *buf, int buf_size, const char *str);
105 char *pstrcat(char *buf, int buf_size, const char *s);
106 int strstart(const char *str, const char *val, const char **ptr);
107 int stristart(const char *str, const char *val, const char **ptr);
110 uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
112 void hw_error(const char *fmt, ...);
114 extern const char *bios_dir;
116 extern int vm_running;
118 typedef struct vm_change_state_entry VMChangeStateEntry;
119 typedef void VMChangeStateHandler(void *opaque, int running);
120 typedef void VMStopHandler(void *opaque, int reason);
122 VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
124 void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
126 int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
127 void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
130 void vm_stop(int reason);
132 typedef void QEMUResetHandler(void *opaque);
134 void qemu_register_reset(QEMUResetHandler *func, void *opaque);
135 void qemu_system_reset_request(void);
136 void qemu_system_shutdown_request(void);
137 void qemu_system_powerdown_request(void);
138 #if !defined(TARGET_SPARC)
139 // Please implement a power failure function to signal the OS
140 #define qemu_system_powerdown() do{}while(0)
142 void qemu_system_powerdown(void);
145 void main_loop_wait(int timeout);
148 extern int bios_size;
150 extern int cirrus_vga_enabled;
151 extern int graphic_width;
152 extern int graphic_height;
153 extern int graphic_depth;
154 extern const char *keyboard_layout;
155 extern int kqemu_allowed;
156 extern int win2k_install_hack;
157 extern int usb_enabled;
160 extern int semihosting_enabled;
161 extern int autostart;
163 #define MAX_OPTION_ROMS 16
164 extern const char *option_rom[MAX_OPTION_ROMS];
165 extern int nb_option_roms;
167 /* XXX: make it dynamic */
168 #define MAX_BIOS_SIZE (4 * 1024 * 1024)
169 #if defined (TARGET_PPC) || defined (TARGET_SPARC64)
170 #define BIOS_SIZE ((512 + 32) * 1024)
171 #elif defined(TARGET_MIPS)
172 #define BIOS_SIZE (4 * 1024 * 1024)
175 /* keyboard/mouse support */
177 #define MOUSE_EVENT_LBUTTON 0x01
178 #define MOUSE_EVENT_RBUTTON 0x02
179 #define MOUSE_EVENT_MBUTTON 0x04
181 typedef void QEMUPutKBDEvent(void *opaque, int keycode);
182 typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
184 typedef struct QEMUPutMouseEntry {
185 QEMUPutMouseEvent *qemu_put_mouse_event;
186 void *qemu_put_mouse_event_opaque;
187 int qemu_put_mouse_event_absolute;
188 char *qemu_put_mouse_event_name;
190 /* used internally by qemu for handling mice */
191 struct QEMUPutMouseEntry *next;
194 void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
195 QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
196 void *opaque, int absolute,
198 void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
200 void kbd_put_keycode(int keycode);
201 void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
202 int kbd_mouse_is_absolute(void);
204 void do_info_mice(void);
205 void do_mouse_set(int index);
207 /* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
209 #define QEMU_KEY_ESC1(c) ((c) | 0xe100)
210 #define QEMU_KEY_BACKSPACE 0x007f
211 #define QEMU_KEY_UP QEMU_KEY_ESC1('A')
212 #define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
213 #define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
214 #define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
215 #define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
216 #define QEMU_KEY_END QEMU_KEY_ESC1(4)
217 #define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
218 #define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
219 #define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
221 #define QEMU_KEY_CTRL_UP 0xe400
222 #define QEMU_KEY_CTRL_DOWN 0xe401
223 #define QEMU_KEY_CTRL_LEFT 0xe402
224 #define QEMU_KEY_CTRL_RIGHT 0xe403
225 #define QEMU_KEY_CTRL_HOME 0xe404
226 #define QEMU_KEY_CTRL_END 0xe405
227 #define QEMU_KEY_CTRL_PAGEUP 0xe406
228 #define QEMU_KEY_CTRL_PAGEDOWN 0xe407
230 void kbd_put_keysym(int keysym);
232 /* async I/O support */
234 typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
235 typedef int IOCanRWHandler(void *opaque);
236 typedef void IOHandler(void *opaque);
238 int qemu_set_fd_handler2(int fd,
239 IOCanRWHandler *fd_read_poll,
243 int qemu_set_fd_handler(int fd,
248 /* Polling handling */
250 /* return TRUE if no sleep should be done afterwards */
251 typedef int PollingFunc(void *opaque);
253 int qemu_add_polling_cb(PollingFunc *func, void *opaque);
254 void qemu_del_polling_cb(PollingFunc *func, void *opaque);
257 /* Wait objects handling */
258 typedef void WaitObjectFunc(void *opaque);
260 int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
261 void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
264 typedef struct QEMUBH QEMUBH;
266 /* character device */
268 #define CHR_EVENT_BREAK 0 /* serial break char */
269 #define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
270 #define CHR_EVENT_RESET 2 /* new connection established */
273 #define CHR_IOCTL_SERIAL_SET_PARAMS 1
279 } QEMUSerialSetParams;
281 #define CHR_IOCTL_SERIAL_SET_BREAK 2
283 #define CHR_IOCTL_PP_READ_DATA 3
284 #define CHR_IOCTL_PP_WRITE_DATA 4
285 #define CHR_IOCTL_PP_READ_CONTROL 5
286 #define CHR_IOCTL_PP_WRITE_CONTROL 6
287 #define CHR_IOCTL_PP_READ_STATUS 7
288 #define CHR_IOCTL_PP_EPP_READ_ADDR 8
289 #define CHR_IOCTL_PP_EPP_READ 9
290 #define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
291 #define CHR_IOCTL_PP_EPP_WRITE 11
293 typedef void IOEventHandler(void *opaque, int event);
295 typedef struct CharDriverState {
296 int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
297 void (*chr_update_read_handler)(struct CharDriverState *s);
298 int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
299 IOEventHandler *chr_event;
300 IOCanRWHandler *chr_can_read;
301 IOReadHandler *chr_read;
302 void *handler_opaque;
303 void (*chr_send_event)(struct CharDriverState *chr, int event);
304 void (*chr_close)(struct CharDriverState *chr);
310 CharDriverState *qemu_chr_open(const char *filename);
311 void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
312 int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
313 void qemu_chr_send_event(CharDriverState *s, int event);
314 void qemu_chr_add_handlers(CharDriverState *s,
315 IOCanRWHandler *fd_can_read,
316 IOReadHandler *fd_read,
317 IOEventHandler *fd_event,
319 int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
320 void qemu_chr_reset(CharDriverState *s);
321 int qemu_chr_can_read(CharDriverState *s);
322 void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
326 typedef struct DisplayState DisplayState;
327 typedef struct TextConsole TextConsole;
329 typedef void (*vga_hw_update_ptr)(void *);
330 typedef void (*vga_hw_invalidate_ptr)(void *);
331 typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
333 TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
334 vga_hw_invalidate_ptr invalidate,
335 vga_hw_screen_dump_ptr screen_dump,
337 void vga_hw_update(void);
338 void vga_hw_invalidate(void);
339 void vga_hw_screen_dump(const char *filename);
341 int is_graphic_console(void);
342 CharDriverState *text_console_init(DisplayState *ds);
343 void console_select(unsigned int index);
347 #define MAX_SERIAL_PORTS 4
349 extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
353 #define MAX_PARALLEL_PORTS 3
355 extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
357 struct ParallelIOArg {
364 typedef struct VLANClientState VLANClientState;
366 struct VLANClientState {
367 IOReadHandler *fd_read;
368 /* Packets may still be sent if this returns zero. It's used to
369 rate-limit the slirp code. */
370 IOCanRWHandler *fd_can_read;
372 struct VLANClientState *next;
373 struct VLANState *vlan;
377 typedef struct VLANState {
379 VLANClientState *first_client;
380 struct VLANState *next;
383 VLANState *qemu_find_vlan(int id);
384 VLANClientState *qemu_new_vlan_client(VLANState *vlan,
385 IOReadHandler *fd_read,
386 IOCanRWHandler *fd_can_read,
388 int qemu_can_send_packet(VLANClientState *vc);
389 void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
390 void qemu_handler_true(void *opaque);
392 void do_info_network(void);
395 int tap_win32_init(VLANState *vlan, const char *ifname);
401 typedef struct NICInfo {
408 extern NICInfo nd_table[MAX_NICS];
412 typedef struct QEMUClock QEMUClock;
413 typedef struct QEMUTimer QEMUTimer;
414 typedef void QEMUTimerCB(void *opaque);
416 /* The real time clock should be used only for stuff which does not
417 change the virtual machine state, as it is run even if the virtual
418 machine is stopped. The real time clock has a frequency of 1000
420 extern QEMUClock *rt_clock;
422 /* The virtual clock is only run during the emulation. It is stopped
423 when the virtual machine is stopped. Virtual timers use a high
424 precision clock, usually cpu cycles (use ticks_per_sec). */
425 extern QEMUClock *vm_clock;
427 int64_t qemu_get_clock(QEMUClock *clock);
429 QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
430 void qemu_free_timer(QEMUTimer *ts);
431 void qemu_del_timer(QEMUTimer *ts);
432 void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
433 int qemu_timer_pending(QEMUTimer *ts);
435 extern int64_t ticks_per_sec;
436 extern int pit_min_timer_count;
438 int64_t cpu_get_ticks(void);
439 void cpu_enable_ticks(void);
440 void cpu_disable_ticks(void);
444 typedef struct QEMUFile QEMUFile;
446 QEMUFile *qemu_fopen(const char *filename, const char *mode);
447 void qemu_fflush(QEMUFile *f);
448 void qemu_fclose(QEMUFile *f);
449 void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
450 void qemu_put_byte(QEMUFile *f, int v);
451 void qemu_put_be16(QEMUFile *f, unsigned int v);
452 void qemu_put_be32(QEMUFile *f, unsigned int v);
453 void qemu_put_be64(QEMUFile *f, uint64_t v);
454 int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
455 int qemu_get_byte(QEMUFile *f);
456 unsigned int qemu_get_be16(QEMUFile *f);
457 unsigned int qemu_get_be32(QEMUFile *f);
458 uint64_t qemu_get_be64(QEMUFile *f);
460 static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
462 qemu_put_be64(f, *pv);
465 static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
467 qemu_put_be32(f, *pv);
470 static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
472 qemu_put_be16(f, *pv);
475 static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
477 qemu_put_byte(f, *pv);
480 static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
482 *pv = qemu_get_be64(f);
485 static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
487 *pv = qemu_get_be32(f);
490 static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
492 *pv = qemu_get_be16(f);
495 static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
497 *pv = qemu_get_byte(f);
500 #if TARGET_LONG_BITS == 64
501 #define qemu_put_betl qemu_put_be64
502 #define qemu_get_betl qemu_get_be64
503 #define qemu_put_betls qemu_put_be64s
504 #define qemu_get_betls qemu_get_be64s
506 #define qemu_put_betl qemu_put_be32
507 #define qemu_get_betl qemu_get_be32
508 #define qemu_put_betls qemu_put_be32s
509 #define qemu_get_betls qemu_get_be32s
512 int64_t qemu_ftell(QEMUFile *f);
513 int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
515 typedef void SaveStateHandler(QEMUFile *f, void *opaque);
516 typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
518 int register_savevm(const char *idstr,
521 SaveStateHandler *save_state,
522 LoadStateHandler *load_state,
524 void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
525 void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
527 void cpu_save(QEMUFile *f, void *opaque);
528 int cpu_load(QEMUFile *f, void *opaque, int version_id);
530 void do_savevm(const char *name);
531 void do_loadvm(const char *name);
532 void do_delvm(const char *name);
533 void do_info_snapshots(void);
536 typedef void QEMUBHFunc(void *opaque);
538 QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
539 void qemu_bh_schedule(QEMUBH *bh);
540 void qemu_bh_cancel(QEMUBH *bh);
541 void qemu_bh_delete(QEMUBH *bh);
542 int qemu_bh_poll(void);
545 typedef struct BlockDriverState BlockDriverState;
546 typedef struct BlockDriver BlockDriver;
548 extern BlockDriver bdrv_raw;
549 extern BlockDriver bdrv_host_device;
550 extern BlockDriver bdrv_cow;
551 extern BlockDriver bdrv_qcow;
552 extern BlockDriver bdrv_vmdk;
553 extern BlockDriver bdrv_cloop;
554 extern BlockDriver bdrv_dmg;
555 extern BlockDriver bdrv_bochs;
556 extern BlockDriver bdrv_vpc;
557 extern BlockDriver bdrv_vvfat;
558 extern BlockDriver bdrv_qcow2;
560 typedef struct BlockDriverInfo {
561 /* in bytes, 0 if irrelevant */
563 /* offset at which the VM state can be saved (0 if not possible) */
564 int64_t vm_state_offset;
567 typedef struct QEMUSnapshotInfo {
568 char id_str[128]; /* unique snapshot id */
569 /* the following fields are informative. They are not needed for
570 the consistency of the snapshot */
571 char name[256]; /* user choosen name */
572 uint32_t vm_state_size; /* VM state info size */
573 uint32_t date_sec; /* UTC date of the snapshot */
575 uint64_t vm_clock_nsec; /* VM clock relative to boot */
578 #define BDRV_O_RDONLY 0x0000
579 #define BDRV_O_RDWR 0x0002
580 #define BDRV_O_ACCESS 0x0003
581 #define BDRV_O_CREAT 0x0004 /* create an empty file */
582 #define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
583 #define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
584 use a disk image format on top of
588 void bdrv_init(void);
589 BlockDriver *bdrv_find_format(const char *format_name);
590 int bdrv_create(BlockDriver *drv,
591 const char *filename, int64_t size_in_sectors,
592 const char *backing_file, int flags);
593 BlockDriverState *bdrv_new(const char *device_name);
594 void bdrv_delete(BlockDriverState *bs);
595 int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
596 int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
597 int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
599 void bdrv_close(BlockDriverState *bs);
600 int bdrv_read(BlockDriverState *bs, int64_t sector_num,
601 uint8_t *buf, int nb_sectors);
602 int bdrv_write(BlockDriverState *bs, int64_t sector_num,
603 const uint8_t *buf, int nb_sectors);
604 int bdrv_pread(BlockDriverState *bs, int64_t offset,
605 void *buf, int count);
606 int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
607 const void *buf, int count);
608 int bdrv_truncate(BlockDriverState *bs, int64_t offset);
609 int64_t bdrv_getlength(BlockDriverState *bs);
610 void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
611 int bdrv_commit(BlockDriverState *bs);
612 void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
613 /* async block I/O */
614 typedef struct BlockDriverAIOCB BlockDriverAIOCB;
615 typedef void BlockDriverCompletionFunc(void *opaque, int ret);
617 BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
618 uint8_t *buf, int nb_sectors,
619 BlockDriverCompletionFunc *cb, void *opaque);
620 BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
621 const uint8_t *buf, int nb_sectors,
622 BlockDriverCompletionFunc *cb, void *opaque);
623 void bdrv_aio_cancel(BlockDriverAIOCB *acb);
625 void qemu_aio_init(void);
626 void qemu_aio_poll(void);
627 void qemu_aio_flush(void);
628 void qemu_aio_wait_start(void);
629 void qemu_aio_wait(void);
630 void qemu_aio_wait_end(void);
632 /* Ensure contents are flushed to disk. */
633 void bdrv_flush(BlockDriverState *bs);
635 #define BDRV_TYPE_HD 0
636 #define BDRV_TYPE_CDROM 1
637 #define BDRV_TYPE_FLOPPY 2
638 #define BIOS_ATA_TRANSLATION_AUTO 0
639 #define BIOS_ATA_TRANSLATION_NONE 1
640 #define BIOS_ATA_TRANSLATION_LBA 2
641 #define BIOS_ATA_TRANSLATION_LARGE 3
642 #define BIOS_ATA_TRANSLATION_RECHS 4
644 void bdrv_set_geometry_hint(BlockDriverState *bs,
645 int cyls, int heads, int secs);
646 void bdrv_set_type_hint(BlockDriverState *bs, int type);
647 void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
648 void bdrv_get_geometry_hint(BlockDriverState *bs,
649 int *pcyls, int *pheads, int *psecs);
650 int bdrv_get_type_hint(BlockDriverState *bs);
651 int bdrv_get_translation_hint(BlockDriverState *bs);
652 int bdrv_is_removable(BlockDriverState *bs);
653 int bdrv_is_read_only(BlockDriverState *bs);
654 int bdrv_is_inserted(BlockDriverState *bs);
655 int bdrv_media_changed(BlockDriverState *bs);
656 int bdrv_is_locked(BlockDriverState *bs);
657 void bdrv_set_locked(BlockDriverState *bs, int locked);
658 void bdrv_eject(BlockDriverState *bs, int eject_flag);
659 void bdrv_set_change_cb(BlockDriverState *bs,
660 void (*change_cb)(void *opaque), void *opaque);
661 void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
662 void bdrv_info(void);
663 BlockDriverState *bdrv_find(const char *name);
664 void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
665 int bdrv_is_encrypted(BlockDriverState *bs);
666 int bdrv_set_key(BlockDriverState *bs, const char *key);
667 void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
669 const char *bdrv_get_device_name(BlockDriverState *bs);
670 int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
671 const uint8_t *buf, int nb_sectors);
672 int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
674 void bdrv_get_backing_filename(BlockDriverState *bs,
675 char *filename, int filename_size);
676 int bdrv_snapshot_create(BlockDriverState *bs,
677 QEMUSnapshotInfo *sn_info);
678 int bdrv_snapshot_goto(BlockDriverState *bs,
679 const char *snapshot_id);
680 int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
681 int bdrv_snapshot_list(BlockDriverState *bs,
682 QEMUSnapshotInfo **psn_info);
683 char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
685 char *get_human_readable_size(char *buf, int buf_size, int64_t size);
686 int path_is_absolute(const char *path);
687 void path_combine(char *dest, int dest_size,
688 const char *base_path,
689 const char *filename);
693 typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
695 DisplayState *ds, const char **fd_filename, int snapshot,
696 const char *kernel_filename, const char *kernel_cmdline,
697 const char *initrd_filename);
699 typedef struct QEMUMachine {
702 QEMUMachineInitFunc *init;
703 struct QEMUMachine *next;
706 int qemu_register_machine(QEMUMachine *m);
708 typedef void SetIRQFunc(void *opaque, int irq_num, int level);
709 typedef void IRQRequestFunc(void *opaque, int level);
713 extern target_phys_addr_t isa_mem_base;
715 typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
716 typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
718 int register_ioport_read(int start, int length, int size,
719 IOPortReadFunc *func, void *opaque);
720 int register_ioport_write(int start, int length, int size,
721 IOPortWriteFunc *func, void *opaque);
722 void isa_unassign_ioport(int start, int length);
724 void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
728 extern target_phys_addr_t pci_mem_base;
730 typedef struct PCIBus PCIBus;
731 typedef struct PCIDevice PCIDevice;
733 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
734 uint32_t address, uint32_t data, int len);
735 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
736 uint32_t address, int len);
737 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
738 uint32_t addr, uint32_t size, int type);
740 #define PCI_ADDRESS_SPACE_MEM 0x00
741 #define PCI_ADDRESS_SPACE_IO 0x01
742 #define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
744 typedef struct PCIIORegion {
745 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
748 PCIMapIORegionFunc *map_func;
751 #define PCI_ROM_SLOT 6
752 #define PCI_NUM_REGIONS 7
754 #define PCI_DEVICES_MAX 64
756 #define PCI_VENDOR_ID 0x00 /* 16 bits */
757 #define PCI_DEVICE_ID 0x02 /* 16 bits */
758 #define PCI_COMMAND 0x04 /* 16 bits */
759 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
760 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
761 #define PCI_CLASS_DEVICE 0x0a /* Device class */
762 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
763 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
764 #define PCI_MIN_GNT 0x3e /* 8 bits */
765 #define PCI_MAX_LAT 0x3f /* 8 bits */
768 /* PCI config space */
771 /* the following fields are read only */
775 PCIIORegion io_regions[PCI_NUM_REGIONS];
777 /* do not access the following fields */
778 PCIConfigReadFunc *config_read;
779 PCIConfigWriteFunc *config_write;
780 /* ??? This is a PC-specific hack, and should be removed. */
783 /* Current IRQ levels. Used internally by the generic PCI code. */
787 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
788 int instance_size, int devfn,
789 PCIConfigReadFunc *config_read,
790 PCIConfigWriteFunc *config_write);
792 void pci_register_io_region(PCIDevice *pci_dev, int region_num,
793 uint32_t size, int type,
794 PCIMapIORegionFunc *map_func);
796 void pci_set_irq(PCIDevice *pci_dev, int irq_num, int level);
798 uint32_t pci_default_read_config(PCIDevice *d,
799 uint32_t address, int len);
800 void pci_default_write_config(PCIDevice *d,
801 uint32_t address, uint32_t val, int len);
802 void pci_device_save(PCIDevice *s, QEMUFile *f);
803 int pci_device_load(PCIDevice *s, QEMUFile *f);
805 typedef void (*pci_set_irq_fn)(void *pic, int irq_num, int level);
806 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
807 PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
808 void *pic, int devfn_min, int nirq);
810 void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
811 void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
812 uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
813 int pci_bus_num(PCIBus *s);
814 void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
817 PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
818 pci_map_irq_fn map_irq, const char *name);
821 PCIBus *pci_prep_init(void);
824 PCIBus *pci_grackle_init(uint32_t base, void *pic);
827 PCIBus *pci_pmac_init(void *pic);
830 PCIBus *pci_apb_init(target_ulong special_base, target_ulong mem_base,
833 PCIBus *pci_vpb_init(void *pic, int irq, int realview);
836 PCIBus *i440fx_init(PCIDevice **pi440fx_state);
837 void i440fx_set_smm(PCIDevice *d, int val);
838 int piix3_init(PCIBus *bus, int devfn);
839 void i440fx_init_memory_mappings(PCIDevice *d);
841 int piix4_init(PCIBus *bus, int devfn);
844 typedef struct openpic_t openpic_t;
845 void openpic_set_irq(void *opaque, int n_IRQ, int level);
846 openpic_t *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
850 typedef struct HeathrowPICS HeathrowPICS;
851 void heathrow_pic_set_irq(void *opaque, int num, int level);
852 HeathrowPICS *heathrow_pic_init(int *pmem_index);
855 PCIBus *pci_gt64120_init(void *pic);
864 int (*init_isa) (AudioState *s);
865 int (*init_pci) (PCIBus *bus, AudioState *s);
869 extern struct soundhw soundhw[];
874 #define VGA_RAM_SIZE (8192 * 1024)
876 struct DisplayState {
880 int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
885 void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
886 void (*dpy_resize)(struct DisplayState *s, int w, int h);
887 void (*dpy_refresh)(struct DisplayState *s);
888 void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y, int dst_x, int dst_y, int w, int h);
891 static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
893 s->dpy_update(s, x, y, w, h);
896 static inline void dpy_resize(DisplayState *s, int w, int h)
898 s->dpy_resize(s, w, h);
901 int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
902 unsigned long vga_ram_offset, int vga_ram_size);
903 int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
904 unsigned long vga_ram_offset, int vga_ram_size,
905 unsigned long vga_bios_offset, int vga_bios_size);
908 void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
909 unsigned long vga_ram_offset, int vga_ram_size);
910 void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
911 unsigned long vga_ram_offset, int vga_ram_size);
914 void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
917 void cocoa_display_init(DisplayState *ds, int full_screen);
920 void vnc_display_init(DisplayState *ds, const char *display);
921 void do_info_vnc(void);
924 extern uint8_t _translate_keycode(const int key);
929 extern BlockDriverState *bs_table[MAX_DISKS + 1];
931 void isa_ide_init(int iobase, int iobase2, int irq,
932 BlockDriverState *hd0, BlockDriverState *hd1);
933 void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
934 int secondary_ide_enabled);
935 void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn);
936 int pmac_ide_init (BlockDriverState **hd_table,
937 SetIRQFunc *set_irq, void *irq_opaque, int irq);
940 int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
941 int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
944 int es1370_init (PCIBus *bus, AudioState *s);
947 int SB16_init (AudioState *s);
950 int Adlib_init (AudioState *s);
953 int GUS_init (AudioState *s);
956 typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
957 int DMA_get_channel_mode (int nchan);
958 int DMA_read_memory (int nchan, void *buf, int pos, int size);
959 int DMA_write_memory (int nchan, void *buf, int pos, int size);
960 void DMA_hold_DREQ (int nchan);
961 void DMA_release_DREQ (int nchan);
962 void DMA_schedule(int nchan);
964 void DMA_init (int high_page_enable);
965 void DMA_register_channel (int nchan,
966 DMA_transfer_handler transfer_handler,
970 extern BlockDriverState *fd_table[MAX_FD];
972 typedef struct fdctrl_t fdctrl_t;
974 fdctrl_t *fdctrl_init (int irq_lvl, int dma_chann, int mem_mapped,
976 BlockDriverState **fds);
977 int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
981 void isa_ne2000_init(int base, int irq, NICInfo *nd);
982 void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
986 void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
990 void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
991 void pcnet_h_reset(void *opaque);
992 void *lance_init(NICInfo *nd, uint32_t leaddr, void *dma_opaque);
1001 typedef struct RTCState RTCState;
1003 RTCState *rtc_init(int base, int irq);
1004 void rtc_set_memory(RTCState *s, int addr, int val);
1005 void rtc_set_date(RTCState *s, const struct tm *tm);
1009 typedef struct SerialState SerialState;
1010 SerialState *serial_init(SetIRQFunc *set_irq, void *opaque,
1011 int base, int irq, CharDriverState *chr);
1012 SerialState *serial_mm_init (SetIRQFunc *set_irq, void *opaque,
1013 target_ulong base, int it_shift,
1014 int irq, CharDriverState *chr);
1018 typedef struct ParallelState ParallelState;
1019 ParallelState *parallel_init(int base, int irq, CharDriverState *chr);
1023 typedef struct PicState2 PicState2;
1024 extern PicState2 *isa_pic;
1025 void pic_set_irq(int irq, int level);
1026 void pic_set_irq_new(void *opaque, int irq, int level);
1027 PicState2 *pic_init(IRQRequestFunc *irq_request, void *irq_request_opaque);
1028 void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
1029 void *alt_irq_opaque);
1030 int pic_read_irq(PicState2 *s);
1031 void pic_update_irq(PicState2 *s);
1032 uint32_t pic_intack_read(PicState2 *s);
1033 void pic_info(void);
1034 void irq_info(void);
1037 typedef struct IOAPICState IOAPICState;
1039 int apic_init(CPUState *env);
1040 int apic_get_interrupt(CPUState *env);
1041 IOAPICState *ioapic_init(void);
1042 void ioapic_set_irq(void *opaque, int vector, int level);
1046 #define PIT_FREQ 1193182
1048 typedef struct PITState PITState;
1050 PITState *pit_init(int base, int irq);
1051 void pit_set_gate(PITState *pit, int channel, int val);
1052 int pit_get_gate(PITState *pit, int channel);
1053 int pit_get_initial_count(PITState *pit, int channel);
1054 int pit_get_mode(PITState *pit, int channel);
1055 int pit_get_out(PITState *pit, int channel, int64_t current_time);
1058 void pcspk_init(PITState *);
1059 int pcspk_audio_init(AudioState *);
1061 #include "hw/smbus.h"
1064 extern int acpi_enabled;
1065 void piix4_pm_init(PCIBus *bus, int devfn);
1066 void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
1067 void acpi_bios_init(void);
1069 /* smbus_eeprom.c */
1070 SMBusDevice *smbus_eeprom_device_init(uint8_t addr, uint8_t *buf);
1073 extern QEMUMachine pc_machine;
1074 extern QEMUMachine isapc_machine;
1075 extern int fd_bootchk;
1077 void ioport_set_a20(int enable);
1078 int ioport_get_a20(void);
1081 extern QEMUMachine prep_machine;
1082 extern QEMUMachine core99_machine;
1083 extern QEMUMachine heathrow_machine;
1086 extern QEMUMachine mips_machine;
1089 extern QEMUMachine mips_malta_machine;
1092 extern void cpu_mips_irq_request(void *opaque, int irq, int level);
1095 extern void cpu_mips_clock_init(CPUState *);
1096 extern void cpu_mips_irqctrl_init (void);
1099 extern QEMUMachine shix_machine;
1102 ppc_tb_t *cpu_ppc_tb_init (CPUState *env, uint32_t freq);
1104 void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
1106 extern CPUWriteMemoryFunc *PPC_io_write[];
1107 extern CPUReadMemoryFunc *PPC_io_read[];
1108 void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
1111 extern QEMUMachine sun4m_machine;
1112 void pic_set_irq_cpu(int irq, int level, unsigned int cpu);
1115 void *iommu_init(uint32_t addr);
1116 void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
1117 uint8_t *buf, int len, int is_write);
1118 static inline void sparc_iommu_memory_read(void *opaque,
1119 target_phys_addr_t addr,
1120 uint8_t *buf, int len)
1122 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
1125 static inline void sparc_iommu_memory_write(void *opaque,
1126 target_phys_addr_t addr,
1127 uint8_t *buf, int len)
1129 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
1133 void tcx_init(DisplayState *ds, uint32_t addr, uint8_t *vram_base,
1134 unsigned long vram_offset, int vram_size, int width, int height);
1136 /* slavio_intctl.c */
1137 void *slavio_intctl_init();
1138 void slavio_intctl_set_cpu(void *opaque, unsigned int cpu, CPUState *env);
1139 void slavio_pic_info(void *opaque);
1140 void slavio_irq_info(void *opaque);
1141 void slavio_pic_set_irq(void *opaque, int irq, int level);
1142 void slavio_pic_set_irq_cpu(void *opaque, int irq, int level, unsigned int cpu);
1145 int get_image_size(const char *filename);
1146 int load_image(const char *filename, uint8_t *addr);
1147 int load_elf(const char *filename, int64_t virt_to_phys_addend, uint64_t *pentry);
1148 int load_aout(const char *filename, uint8_t *addr);
1150 /* slavio_timer.c */
1151 void slavio_timer_init(uint32_t addr, int irq, int mode, unsigned int cpu);
1153 /* slavio_serial.c */
1154 SerialState *slavio_serial_init(int base, int irq, CharDriverState *chr1, CharDriverState *chr2);
1155 void slavio_serial_ms_kbd_init(int base, int irq);
1158 void *slavio_misc_init(uint32_t base, int irq);
1159 void slavio_set_power_fail(void *opaque, int power_failing);
1162 void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1163 void *esp_init(BlockDriverState **bd, uint32_t espaddr, void *dma_opaque);
1164 void esp_reset(void *opaque);
1167 void *sparc32_dma_init(uint32_t daddr, int espirq, int leirq, void *iommu,
1169 void ledma_set_irq(void *opaque, int isr);
1170 void ledma_memory_read(void *opaque, target_phys_addr_t addr,
1171 uint8_t *buf, int len, int do_bswap);
1172 void ledma_memory_write(void *opaque, target_phys_addr_t addr,
1173 uint8_t *buf, int len, int do_bswap);
1174 void espdma_raise_irq(void *opaque);
1175 void espdma_clear_irq(void *opaque);
1176 void espdma_memory_read(void *opaque, uint8_t *buf, int len);
1177 void espdma_memory_write(void *opaque, uint8_t *buf, int len);
1178 void sparc32_dma_set_reset_data(void *opaque, void *esp_opaque,
1179 void *lance_opaque);
1182 void cs_init(target_phys_addr_t base, int irq, void *intctl);
1185 extern QEMUMachine sun4u_machine;
1188 #include "hw/m48t59.h"
1190 void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
1191 uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
1192 void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
1193 uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
1194 void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
1195 uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
1196 void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
1197 const unsigned char *str, uint32_t max);
1198 int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
1199 void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
1200 uint32_t start, uint32_t count);
1201 int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
1202 const unsigned char *arch,
1203 uint32_t RAM_size, int boot_device,
1204 uint32_t kernel_image, uint32_t kernel_size,
1205 const char *cmdline,
1206 uint32_t initrd_image, uint32_t initrd_size,
1207 uint32_t NVRAM_image,
1208 int width, int height, int depth);
1212 #define MAX_ADB_DEVICES 16
1214 #define ADB_MAX_OUT_LEN 16
1216 typedef struct ADBDevice ADBDevice;
1218 /* buf = NULL means polling */
1219 typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
1220 const uint8_t *buf, int len);
1221 typedef int ADBDeviceReset(ADBDevice *d);
1224 struct ADBBusState *bus;
1227 ADBDeviceRequest *devreq;
1228 ADBDeviceReset *devreset;
1232 typedef struct ADBBusState {
1233 ADBDevice devices[MAX_ADB_DEVICES];
1238 int adb_request(ADBBusState *s, uint8_t *buf_out,
1239 const uint8_t *buf, int len);
1240 int adb_poll(ADBBusState *s, uint8_t *buf_out);
1242 ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
1243 ADBDeviceRequest *devreq,
1244 ADBDeviceReset *devreset,
1246 void adb_kbd_init(ADBBusState *bus);
1247 void adb_mouse_init(ADBBusState *bus);
1251 extern ADBBusState adb_bus;
1252 int cuda_init(SetIRQFunc *set_irq, void *irq_opaque, int irq);
1256 /* usb ports of the VM */
1258 void qemu_register_usb_port(USBPort *port, void *opaque, int index,
1259 usb_attachfn attach);
1261 #define VM_USB_HUB_SIZE 8
1263 void do_usb_add(const char *devname);
1264 void do_usb_del(const char *devname);
1265 void usb_info(void);
1269 SCSI_REASON_DONE, /* Command complete. */
1270 SCSI_REASON_DATA /* Transfer complete, more data required. */
1273 typedef struct SCSIDevice SCSIDevice;
1274 typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
1277 SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
1279 scsi_completionfn completion,
1281 void scsi_disk_destroy(SCSIDevice *s);
1283 int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
1284 /* SCSI data transfers are asynchrnonous. However, unlike the block IO
1285 layer the completion routine may be called directly by
1286 scsi_{read,write}_data. */
1287 void scsi_read_data(SCSIDevice *s, uint32_t tag);
1288 int scsi_write_data(SCSIDevice *s, uint32_t tag);
1289 void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
1290 uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
1293 void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
1294 void *lsi_scsi_init(PCIBus *bus, int devfn);
1296 /* integratorcp.c */
1297 extern QEMUMachine integratorcp926_machine;
1298 extern QEMUMachine integratorcp1026_machine;
1301 extern QEMUMachine versatilepb_machine;
1302 extern QEMUMachine versatileab_machine;
1305 extern QEMUMachine realview_machine;
1308 void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
1309 void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
1310 void ps2_write_mouse(void *, int val);
1311 void ps2_write_keyboard(void *, int val);
1312 uint32_t ps2_read_data(void *);
1313 void ps2_queue(void *, int b);
1314 void ps2_keyboard_set_translation(void *opaque, int mode);
1317 void smc91c111_init(NICInfo *, uint32_t, void *, int);
1320 void *pl110_init(DisplayState *ds, uint32_t base, void *pic, int irq, int);
1323 void pl011_init(uint32_t base, void *pic, int irq, CharDriverState *chr);
1326 void pl050_init(uint32_t base, void *pic, int irq, int is_mouse);
1329 void *pl080_init(uint32_t base, void *pic, int irq, int nchannels);
1332 void *pl190_init(uint32_t base, void *parent, int irq, int fiq);
1335 void sp804_init(uint32_t base, void *pic, int irq);
1336 void icp_pit_init(uint32_t base, void *pic, int irq);
1339 void arm_sysctl_init(uint32_t base, uint32_t sys_id);
1342 void *arm_gic_init(uint32_t base, void *parent, int parent_irq);
1346 void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
1347 const char *kernel_cmdline, const char *initrd_filename,
1353 struct SH7750State *sh7750_init(CPUState * cpu);
1356 /* The callback will be triggered if any of the designated lines change */
1357 uint16_t portamask_trigger;
1358 uint16_t portbmask_trigger;
1359 /* Return 0 if no action was taken */
1360 int (*port_change_cb) (uint16_t porta, uint16_t portb,
1361 uint16_t * periph_pdtra,
1362 uint16_t * periph_portdira,
1363 uint16_t * periph_pdtrb,
1364 uint16_t * periph_portdirb);
1367 int sh7750_register_io_device(struct SH7750State *s,
1368 sh7750_io_device * device);
1370 int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
1372 /* NOR flash devices */
1373 typedef struct pflash_t pflash_t;
1375 pflash_t *pflash_register (target_ulong base, ram_addr_t off,
1376 BlockDriverState *bs,
1377 target_ulong sector_len, int nb_blocs, int width,
1378 uint16_t id0, uint16_t id1,
1379 uint16_t id2, uint16_t id3);
1381 #include "gdbstub.h"
1383 #endif /* defined(QEMU_TOOL) */
1386 void monitor_init(CharDriverState *hd, int show_banner);
1387 void term_puts(const char *str);
1388 void term_vprintf(const char *fmt, va_list ap);
1389 void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
1390 void term_print_filename(const char *filename);
1391 void term_flush(void);
1392 void term_print_help(void);
1393 void monitor_readline(const char *prompt, int is_password,
1394 char *buf, int buf_size);
1397 typedef void ReadLineFunc(void *opaque, const char *str);
1399 extern int completion_index;
1400 void add_completion(const char *str);
1401 void readline_handle_byte(int ch);
1402 void readline_find_completion(const char *cmdline);
1403 const char *readline_get_history(unsigned int index);
1404 void readline_start(const char *prompt, int is_password,
1405 ReadLineFunc *readline_func, void *opaque);
1407 void kqemu_record_dump(void);