2 * SD Association Host Standard Specification v2.0 controller emulation
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
8 * Based on MMC controller for Samsung S5PC1xx-based board emulation
9 * by Alexey Merkulov and Vladimir Monakhov.
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19 * See the GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
25 #include "qemu/osdep.h"
27 #include "sysemu/block-backend.h"
28 #include "sysemu/blockdev.h"
29 #include "sysemu/dma.h"
30 #include "qemu/timer.h"
31 #include "qemu/bitops.h"
32 #include "sdhci-internal.h"
34 /* host controller debug messages */
39 #define DPRINT_L1(fmt, args...) \
42 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
45 #define DPRINT_L2(fmt, args...) \
47 if (SDHC_DEBUG > 1) { \
48 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
51 #define ERRPRINT(fmt, args...) \
54 fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \
58 #define TYPE_SDHCI_BUS "sdhci-bus"
59 #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
61 /* Default SD/MMC host controller features information, which will be
62 * presented in CAPABILITIES register of generic SD host controller at reset.
63 * If not stated otherwise:
64 * 0 - not supported, 1 - supported, other - prohibited.
66 #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */
67 #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */
68 #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */
69 #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */
70 #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */
71 #define SDHC_CAPAB_SDMA 1ul /* SDMA support */
72 #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */
73 #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */
74 #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */
75 /* Maximum host controller R/W buffers size
76 * Possible values: 512, 1024, 2048 bytes */
77 #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
78 /* Maximum clock frequency for SDclock in MHz
79 * value in range 10-63 MHz, 0 - not defined */
80 #define SDHC_CAPAB_BASECLKFREQ 52ul
81 #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */
82 /* Timeout clock frequency 1-63, 0 - not defined */
83 #define SDHC_CAPAB_TOCLKFREQ 52ul
85 /* Now check all parameters and calculate CAPABILITIES REGISTER value */
86 #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \
87 SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \
88 SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
90 #error Capabilities features can have value 0 or 1 only!
93 #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
94 #define MAX_BLOCK_LENGTH 0ul
95 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
96 #define MAX_BLOCK_LENGTH 1ul
97 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
98 #define MAX_BLOCK_LENGTH 2ul
100 #error Max host controller block size can have value 512, 1024 or 2048 only!
103 #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
104 SDHC_CAPAB_BASECLKFREQ > 63
105 #error SDclock frequency can have value in range 0, 10-63 only!
108 #if SDHC_CAPAB_TOCLKFREQ > 63
109 #error Timeout clock frequency can have value in range 0-63 only!
112 #define SDHC_CAPAB_REG_DEFAULT \
113 ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \
114 (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \
115 (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \
116 (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \
117 (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \
118 (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
119 (SDHC_CAPAB_TOCLKFREQ))
121 #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
123 static uint8_t sdhci_slotint(SDHCIState *s)
125 return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
126 ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
127 ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
130 static inline void sdhci_update_irq(SDHCIState *s)
132 qemu_set_irq(s->irq, sdhci_slotint(s));
135 static void sdhci_raise_insertion_irq(void *opaque)
137 SDHCIState *s = (SDHCIState *)opaque;
139 if (s->norintsts & SDHC_NIS_REMOVE) {
140 timer_mod(s->insert_timer,
141 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
143 s->prnsts = 0x1ff0000;
144 if (s->norintstsen & SDHC_NISEN_INSERT) {
145 s->norintsts |= SDHC_NIS_INSERT;
151 static void sdhci_set_inserted(DeviceState *dev, bool level)
153 SDHCIState *s = (SDHCIState *)dev;
154 DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
156 if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
157 /* Give target some time to notice card ejection */
158 timer_mod(s->insert_timer,
159 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
162 s->prnsts = 0x1ff0000;
163 if (s->norintstsen & SDHC_NISEN_INSERT) {
164 s->norintsts |= SDHC_NIS_INSERT;
167 s->prnsts = 0x1fa0000;
168 s->pwrcon &= ~SDHC_POWER_ON;
169 s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
170 if (s->norintstsen & SDHC_NISEN_REMOVE) {
171 s->norintsts |= SDHC_NIS_REMOVE;
178 static void sdhci_set_readonly(DeviceState *dev, bool level)
180 SDHCIState *s = (SDHCIState *)dev;
183 s->prnsts &= ~SDHC_WRITE_PROTECT;
186 s->prnsts |= SDHC_WRITE_PROTECT;
190 static void sdhci_reset(SDHCIState *s)
192 DeviceState *dev = DEVICE(s);
194 timer_del(s->insert_timer);
195 timer_del(s->transfer_timer);
196 /* Set all registers to 0. Capabilities registers are not cleared
197 * and assumed to always preserve their value, given to them during
199 memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
201 if (!s->noeject_quirk) {
202 /* Reset other state based on current card insertion/readonly status */
203 sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
204 sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
208 s->stopped_state = sdhc_not_stopped;
211 static void sdhci_data_transfer(void *opaque);
213 static void sdhci_send_command(SDHCIState *s)
216 uint8_t response[16];
221 request.cmd = s->cmdreg >> 8;
222 request.arg = s->argument;
223 DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
224 rlen = sdbus_do_command(&s->sdbus, &request, response);
226 if (s->cmdreg & SDHC_CMD_RESPONSE) {
228 s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
229 (response[2] << 8) | response[3];
230 s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
231 DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
232 } else if (rlen == 16) {
233 s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
234 (response[13] << 8) | response[14];
235 s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
236 (response[9] << 8) | response[10];
237 s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
238 (response[5] << 8) | response[6];
239 s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
241 DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
242 "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
243 s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
245 ERRPRINT("Timeout waiting for command response\n");
246 if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
247 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
248 s->norintsts |= SDHC_NIS_ERR;
252 if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
253 (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
254 s->norintsts |= SDHC_NIS_TRSCMP;
258 if (s->norintstsen & SDHC_NISEN_CMDCMP) {
259 s->norintsts |= SDHC_NIS_CMDCMP;
264 if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
266 sdhci_data_transfer(s);
270 static void sdhci_end_transfer(SDHCIState *s)
272 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
273 if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
275 uint8_t response[16];
279 DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
280 sdbus_do_command(&s->sdbus, &request, response);
281 /* Auto CMD12 response goes to the upper Response register */
282 s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
283 (response[2] << 8) | response[3];
286 s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
287 SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
288 SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
290 if (s->norintstsen & SDHC_NISEN_TRSCMP) {
291 s->norintsts |= SDHC_NIS_TRSCMP;
298 * Programmed i/o data transfer
301 /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
302 static void sdhci_read_block_from_card(SDHCIState *s)
306 if ((s->trnmod & SDHC_TRNS_MULTI) &&
307 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
311 for (index = 0; index < (s->blksize & 0x0fff); index++) {
312 s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
315 /* New data now available for READ through Buffer Port Register */
316 s->prnsts |= SDHC_DATA_AVAILABLE;
317 if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
318 s->norintsts |= SDHC_NIS_RBUFRDY;
321 /* Clear DAT line active status if that was the last block */
322 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
323 ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
324 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
327 /* If stop at block gap request was set and it's not the last block of
328 * data - generate Block Event interrupt */
329 if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
331 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
332 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
333 s->norintsts |= SDHC_EIS_BLKGAP;
340 /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
341 static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
346 /* first check that a valid data exists in host controller input buffer */
347 if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
348 ERRPRINT("Trying to read from empty buffer\n");
352 for (i = 0; i < size; i++) {
353 value |= s->fifo_buffer[s->data_count] << i * 8;
355 /* check if we've read all valid data (blksize bytes) from buffer */
356 if ((s->data_count) >= (s->blksize & 0x0fff)) {
357 DPRINT_L2("All %u bytes of data have been read from input buffer\n",
359 s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
360 s->data_count = 0; /* next buff read must start at position [0] */
362 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
366 /* if that was the last block of data */
367 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
368 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
369 /* stop at gap request */
370 (s->stopped_state == sdhc_gap_read &&
371 !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
372 sdhci_end_transfer(s);
373 } else { /* if there are more data, read next block from card */
374 sdhci_read_block_from_card(s);
383 /* Write data from host controller FIFO to card */
384 static void sdhci_write_block_to_card(SDHCIState *s)
388 if (s->prnsts & SDHC_SPACE_AVAILABLE) {
389 if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
390 s->norintsts |= SDHC_NIS_WBUFRDY;
396 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
397 if (s->blkcnt == 0) {
404 for (index = 0; index < (s->blksize & 0x0fff); index++) {
405 sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
408 /* Next data can be written through BUFFER DATORT register */
409 s->prnsts |= SDHC_SPACE_AVAILABLE;
411 /* Finish transfer if that was the last block of data */
412 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
413 ((s->trnmod & SDHC_TRNS_MULTI) &&
414 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
415 sdhci_end_transfer(s);
416 } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
417 s->norintsts |= SDHC_NIS_WBUFRDY;
420 /* Generate Block Gap Event if requested and if not the last block */
421 if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
423 s->prnsts &= ~SDHC_DOING_WRITE;
424 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
425 s->norintsts |= SDHC_EIS_BLKGAP;
427 sdhci_end_transfer(s);
433 /* Write @size bytes of @value data to host controller @s Buffer Data Port
435 static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
439 /* Check that there is free space left in a buffer */
440 if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
441 ERRPRINT("Can't write to data buffer: buffer full\n");
445 for (i = 0; i < size; i++) {
446 s->fifo_buffer[s->data_count] = value & 0xFF;
449 if (s->data_count >= (s->blksize & 0x0fff)) {
450 DPRINT_L2("write buffer filled with %u bytes of data\n",
453 s->prnsts &= ~SDHC_SPACE_AVAILABLE;
454 if (s->prnsts & SDHC_DOING_WRITE) {
455 sdhci_write_block_to_card(s);
462 * Single DMA data transfer
465 /* Multi block SDMA transfer */
466 static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
468 bool page_aligned = false;
469 unsigned int n, begin;
470 const uint16_t block_size = s->blksize & 0x0fff;
471 uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
472 uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
474 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
475 * possible stop at page boundary if initial address is not page aligned,
476 * allow them to work properly */
477 if ((s->sdmasysad % boundary_chk) == 0) {
481 if (s->trnmod & SDHC_TRNS_READ) {
482 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
483 SDHC_DAT_LINE_ACTIVE;
485 if (s->data_count == 0) {
486 for (n = 0; n < block_size; n++) {
487 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
490 begin = s->data_count;
491 if (((boundary_count + begin) < block_size) && page_aligned) {
492 s->data_count = boundary_count + begin;
495 s->data_count = block_size;
496 boundary_count -= block_size - begin;
497 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
501 dma_memory_write(&address_space_memory, s->sdmasysad,
502 &s->fifo_buffer[begin], s->data_count - begin);
503 s->sdmasysad += s->data_count - begin;
504 if (s->data_count == block_size) {
507 if (page_aligned && boundary_count == 0) {
512 s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
513 SDHC_DAT_LINE_ACTIVE;
515 begin = s->data_count;
516 if (((boundary_count + begin) < block_size) && page_aligned) {
517 s->data_count = boundary_count + begin;
520 s->data_count = block_size;
521 boundary_count -= block_size - begin;
523 dma_memory_read(&address_space_memory, s->sdmasysad,
524 &s->fifo_buffer[begin], s->data_count);
525 s->sdmasysad += s->data_count - begin;
526 if (s->data_count == block_size) {
527 for (n = 0; n < block_size; n++) {
528 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
531 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
535 if (page_aligned && boundary_count == 0) {
541 if (s->blkcnt == 0) {
542 sdhci_end_transfer(s);
544 if (s->norintstsen & SDHC_NISEN_DMA) {
545 s->norintsts |= SDHC_NIS_DMA;
551 /* single block SDMA transfer */
553 static void sdhci_sdma_transfer_single_block(SDHCIState *s)
556 uint32_t datacnt = s->blksize & 0x0fff;
558 if (s->trnmod & SDHC_TRNS_READ) {
559 for (n = 0; n < datacnt; n++) {
560 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
562 dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
565 dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
567 for (n = 0; n < datacnt; n++) {
568 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
572 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
576 sdhci_end_transfer(s);
579 typedef struct ADMADescr {
586 static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
590 hwaddr entry_addr = (hwaddr)s->admasysaddr;
591 switch (SDHC_DMA_TYPE(s->hostctl)) {
592 case SDHC_CTRL_ADMA2_32:
593 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
595 adma2 = le64_to_cpu(adma2);
596 /* The spec does not specify endianness of descriptor table.
597 * We currently assume that it is LE.
599 dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
600 dscr->length = (uint16_t)extract64(adma2, 16, 16);
601 dscr->attr = (uint8_t)extract64(adma2, 0, 7);
604 case SDHC_CTRL_ADMA1_32:
605 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
607 adma1 = le32_to_cpu(adma1);
608 dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
609 dscr->attr = (uint8_t)extract32(adma1, 0, 7);
611 if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
612 dscr->length = (uint16_t)extract32(adma1, 12, 16);
617 case SDHC_CTRL_ADMA2_64:
618 dma_memory_read(&address_space_memory, entry_addr,
619 (uint8_t *)(&dscr->attr), 1);
620 dma_memory_read(&address_space_memory, entry_addr + 2,
621 (uint8_t *)(&dscr->length), 2);
622 dscr->length = le16_to_cpu(dscr->length);
623 dma_memory_read(&address_space_memory, entry_addr + 4,
624 (uint8_t *)(&dscr->addr), 8);
625 dscr->attr = le64_to_cpu(dscr->attr);
626 dscr->attr &= 0xfffffff8;
632 /* Advanced DMA data transfer */
634 static void sdhci_do_adma(SDHCIState *s)
636 unsigned int n, begin, length;
637 const uint16_t block_size = s->blksize & 0x0fff;
641 for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
642 s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
644 get_adma_description(s, &dscr);
645 DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
646 dscr.addr, dscr.length, dscr.attr);
648 if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
649 /* Indicate that error occurred in ST_FDS state */
650 s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
651 s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
653 /* Generate ADMA error interrupt */
654 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
655 s->errintsts |= SDHC_EIS_ADMAERR;
656 s->norintsts |= SDHC_NIS_ERR;
663 length = dscr.length ? dscr.length : 65536;
665 switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
666 case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
668 if (s->trnmod & SDHC_TRNS_READ) {
670 if (s->data_count == 0) {
671 for (n = 0; n < block_size; n++) {
672 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
675 begin = s->data_count;
676 if ((length + begin) < block_size) {
677 s->data_count = length + begin;
680 s->data_count = block_size;
681 length -= block_size - begin;
683 dma_memory_write(&address_space_memory, dscr.addr,
684 &s->fifo_buffer[begin],
685 s->data_count - begin);
686 dscr.addr += s->data_count - begin;
687 if (s->data_count == block_size) {
689 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
691 if (s->blkcnt == 0) {
699 begin = s->data_count;
700 if ((length + begin) < block_size) {
701 s->data_count = length + begin;
704 s->data_count = block_size;
705 length -= block_size - begin;
707 dma_memory_read(&address_space_memory, dscr.addr,
708 &s->fifo_buffer[begin],
709 s->data_count - begin);
710 dscr.addr += s->data_count - begin;
711 if (s->data_count == block_size) {
712 for (n = 0; n < block_size; n++) {
713 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
716 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
718 if (s->blkcnt == 0) {
725 s->admasysaddr += dscr.incr;
727 case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
728 s->admasysaddr = dscr.addr;
729 DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n",
733 s->admasysaddr += dscr.incr;
737 if (dscr.attr & SDHC_ADMA_ATTR_INT) {
738 DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n",
740 if (s->norintstsen & SDHC_NISEN_DMA) {
741 s->norintsts |= SDHC_NIS_DMA;
747 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
748 if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
749 (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
750 DPRINT_L2("ADMA transfer completed\n");
751 if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
752 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
754 ERRPRINT("SD/MMC host ADMA length mismatch\n");
755 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
756 SDHC_ADMAERR_STATE_ST_TFR;
757 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
758 ERRPRINT("Set ADMA error flag\n");
759 s->errintsts |= SDHC_EIS_ADMAERR;
760 s->norintsts |= SDHC_NIS_ERR;
765 sdhci_end_transfer(s);
771 /* we have unfinished business - reschedule to continue ADMA */
772 timer_mod(s->transfer_timer,
773 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
776 /* Perform data transfer according to controller configuration */
778 static void sdhci_data_transfer(void *opaque)
780 SDHCIState *s = (SDHCIState *)opaque;
782 if (s->trnmod & SDHC_TRNS_DMA) {
783 switch (SDHC_DMA_TYPE(s->hostctl)) {
785 if ((s->trnmod & SDHC_TRNS_MULTI) &&
786 (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
790 if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
791 sdhci_sdma_transfer_single_block(s);
793 sdhci_sdma_transfer_multi_blocks(s);
797 case SDHC_CTRL_ADMA1_32:
798 if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
799 ERRPRINT("ADMA1 not supported\n");
805 case SDHC_CTRL_ADMA2_32:
806 if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
807 ERRPRINT("ADMA2 not supported\n");
813 case SDHC_CTRL_ADMA2_64:
814 if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
815 !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
816 ERRPRINT("64 bit ADMA not supported\n");
823 ERRPRINT("Unsupported DMA type\n");
827 if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
828 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
829 SDHC_DAT_LINE_ACTIVE;
830 sdhci_read_block_from_card(s);
832 s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
833 SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
834 sdhci_write_block_to_card(s);
839 static bool sdhci_can_issue_command(SDHCIState *s)
841 if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
842 (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
843 ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
844 ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
845 !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
852 /* The Buffer Data Port register must be accessed in sequential and
853 * continuous manner */
855 sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
857 if ((s->data_count & 0x3) != byte_num) {
858 ERRPRINT("Non-sequential access to Buffer Data Port register"
865 static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
867 SDHCIState *s = (SDHCIState *)opaque;
870 switch (offset & ~0x3) {
875 ret = s->blksize | (s->blkcnt << 16);
881 ret = s->trnmod | (s->cmdreg << 16);
883 case SDHC_RSPREG0 ... SDHC_RSPREG3:
884 ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
887 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
888 ret = sdhci_read_dataport(s, size);
889 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset,
898 ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
902 ret = s->clkcon | (s->timeoutcon << 16);
905 ret = s->norintsts | (s->errintsts << 16);
907 case SDHC_NORINTSTSEN:
908 ret = s->norintstsen | (s->errintstsen << 16);
910 case SDHC_NORINTSIGEN:
911 ret = s->norintsigen | (s->errintsigen << 16);
913 case SDHC_ACMD12ERRSTS:
914 ret = s->acmd12errsts;
925 case SDHC_ADMASYSADDR:
926 ret = (uint32_t)s->admasysaddr;
928 case SDHC_ADMASYSADDR + 4:
929 ret = (uint32_t)(s->admasysaddr >> 32);
931 case SDHC_SLOT_INT_STATUS:
932 ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
935 ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset);
939 ret >>= (offset & 0x3) * 8;
940 ret &= (1ULL << (size * 8)) - 1;
941 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret);
945 static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
947 if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
950 s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
952 if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
953 (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
954 if (s->stopped_state == sdhc_gap_read) {
955 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
956 sdhci_read_block_from_card(s);
958 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
959 sdhci_write_block_to_card(s);
961 s->stopped_state = sdhc_not_stopped;
962 } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
963 if (s->prnsts & SDHC_DOING_READ) {
964 s->stopped_state = sdhc_gap_read;
965 } else if (s->prnsts & SDHC_DOING_WRITE) {
966 s->stopped_state = sdhc_gap_write;
971 static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
978 s->prnsts &= ~SDHC_CMD_INHIBIT;
979 s->norintsts &= ~SDHC_NIS_CMDCMP;
981 case SDHC_RESET_DATA:
983 s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
984 SDHC_DOING_READ | SDHC_DOING_WRITE |
985 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
986 s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
987 s->stopped_state = sdhc_not_stopped;
988 s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
989 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
995 sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
997 SDHCIState *s = (SDHCIState *)opaque;
998 unsigned shift = 8 * (offset & 0x3);
999 uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1000 uint32_t value = val;
1003 switch (offset & ~0x3) {
1005 s->sdmasysad = (s->sdmasysad & mask) | value;
1006 MASKED_WRITE(s->sdmasysad, mask, value);
1007 /* Writing to last byte of sdmasysad might trigger transfer */
1008 if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1009 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1010 sdhci_sdma_transfer_multi_blocks(s);
1014 if (!TRANSFERRING_DATA(s->prnsts)) {
1015 MASKED_WRITE(s->blksize, mask, value);
1016 MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1019 /* Limit block size to the maximum buffer size */
1020 if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
1021 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
1022 "the maximum buffer 0x%x", __func__, s->blksize,
1025 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
1030 MASKED_WRITE(s->argument, mask, value);
1033 /* DMA can be enabled only if it is supported as indicated by
1034 * capabilities register */
1035 if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1036 value &= ~SDHC_TRNS_DMA;
1038 MASKED_WRITE(s->trnmod, mask, value);
1039 MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1041 /* Writing to the upper byte of CMDREG triggers SD command generation */
1042 if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1046 sdhci_send_command(s);
1049 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1050 sdhci_write_dataport(s, value >> shift, size);
1054 if (!(mask & 0xFF0000)) {
1055 sdhci_blkgap_write(s, value >> 16);
1057 MASKED_WRITE(s->hostctl, mask, value);
1058 MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1059 MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1060 if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1061 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1062 s->pwrcon &= ~SDHC_POWER_ON;
1066 if (!(mask & 0xFF000000)) {
1067 sdhci_reset_write(s, value >> 24);
1069 MASKED_WRITE(s->clkcon, mask, value);
1070 MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1071 if (s->clkcon & SDHC_CLOCK_INT_EN) {
1072 s->clkcon |= SDHC_CLOCK_INT_STABLE;
1074 s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1077 case SDHC_NORINTSTS:
1078 if (s->norintstsen & SDHC_NISEN_CARDINT) {
1079 value &= ~SDHC_NIS_CARDINT;
1081 s->norintsts &= mask | ~value;
1082 s->errintsts &= (mask >> 16) | ~(value >> 16);
1084 s->norintsts |= SDHC_NIS_ERR;
1086 s->norintsts &= ~SDHC_NIS_ERR;
1088 sdhci_update_irq(s);
1090 case SDHC_NORINTSTSEN:
1091 MASKED_WRITE(s->norintstsen, mask, value);
1092 MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1093 s->norintsts &= s->norintstsen;
1094 s->errintsts &= s->errintstsen;
1096 s->norintsts |= SDHC_NIS_ERR;
1098 s->norintsts &= ~SDHC_NIS_ERR;
1100 sdhci_update_irq(s);
1102 case SDHC_NORINTSIGEN:
1103 MASKED_WRITE(s->norintsigen, mask, value);
1104 MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1105 sdhci_update_irq(s);
1108 MASKED_WRITE(s->admaerr, mask, value);
1110 case SDHC_ADMASYSADDR:
1111 s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1112 (uint64_t)mask)) | (uint64_t)value;
1114 case SDHC_ADMASYSADDR + 4:
1115 s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1116 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1119 s->acmd12errsts |= value;
1120 s->errintsts |= (value >> 16) & s->errintstsen;
1121 if (s->acmd12errsts) {
1122 s->errintsts |= SDHC_EIS_CMD12ERR;
1125 s->norintsts |= SDHC_NIS_ERR;
1127 sdhci_update_irq(s);
1130 ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1131 size, (int)offset, value >> shift, value >> shift);
1134 DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1135 size, (int)offset, value >> shift, value >> shift);
1138 static const MemoryRegionOps sdhci_mmio_ops = {
1140 .write = sdhci_write,
1142 .min_access_size = 1,
1143 .max_access_size = 4,
1146 .endianness = DEVICE_LITTLE_ENDIAN,
1149 static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1151 switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1159 hw_error("SDHC: unsupported value for maximum block size\n");
1164 static void sdhci_initfn(SDHCIState *s)
1166 qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
1167 TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1169 s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1170 s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1173 static void sdhci_uninitfn(SDHCIState *s)
1175 timer_del(s->insert_timer);
1176 timer_free(s->insert_timer);
1177 timer_del(s->transfer_timer);
1178 timer_free(s->transfer_timer);
1179 qemu_free_irq(s->eject_cb);
1180 qemu_free_irq(s->ro_cb);
1182 g_free(s->fifo_buffer);
1183 s->fifo_buffer = NULL;
1186 const VMStateDescription sdhci_vmstate = {
1189 .minimum_version_id = 1,
1190 .fields = (VMStateField[]) {
1191 VMSTATE_UINT32(sdmasysad, SDHCIState),
1192 VMSTATE_UINT16(blksize, SDHCIState),
1193 VMSTATE_UINT16(blkcnt, SDHCIState),
1194 VMSTATE_UINT32(argument, SDHCIState),
1195 VMSTATE_UINT16(trnmod, SDHCIState),
1196 VMSTATE_UINT16(cmdreg, SDHCIState),
1197 VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1198 VMSTATE_UINT32(prnsts, SDHCIState),
1199 VMSTATE_UINT8(hostctl, SDHCIState),
1200 VMSTATE_UINT8(pwrcon, SDHCIState),
1201 VMSTATE_UINT8(blkgap, SDHCIState),
1202 VMSTATE_UINT8(wakcon, SDHCIState),
1203 VMSTATE_UINT16(clkcon, SDHCIState),
1204 VMSTATE_UINT8(timeoutcon, SDHCIState),
1205 VMSTATE_UINT8(admaerr, SDHCIState),
1206 VMSTATE_UINT16(norintsts, SDHCIState),
1207 VMSTATE_UINT16(errintsts, SDHCIState),
1208 VMSTATE_UINT16(norintstsen, SDHCIState),
1209 VMSTATE_UINT16(errintstsen, SDHCIState),
1210 VMSTATE_UINT16(norintsigen, SDHCIState),
1211 VMSTATE_UINT16(errintsigen, SDHCIState),
1212 VMSTATE_UINT16(acmd12errsts, SDHCIState),
1213 VMSTATE_UINT16(data_count, SDHCIState),
1214 VMSTATE_UINT64(admasysaddr, SDHCIState),
1215 VMSTATE_UINT8(stopped_state, SDHCIState),
1216 VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
1217 VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1218 VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1219 VMSTATE_END_OF_LIST()
1223 /* Capabilities registers provide information on supported features of this
1224 * specific host controller implementation */
1225 static Property sdhci_pci_properties[] = {
1226 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1227 SDHC_CAPAB_REG_DEFAULT),
1228 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1229 DEFINE_PROP_END_OF_LIST(),
1232 static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1234 SDHCIState *s = PCI_SDHCI(dev);
1235 dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1236 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1238 s->buf_maxsz = sdhci_get_fifolen(s);
1239 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1240 s->irq = pci_allocate_irq(dev);
1241 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1242 SDHC_REGISTERS_MAP_SIZE);
1243 pci_register_bar(dev, 0, 0, &s->iomem);
1246 static void sdhci_pci_exit(PCIDevice *dev)
1248 SDHCIState *s = PCI_SDHCI(dev);
1252 static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1254 DeviceClass *dc = DEVICE_CLASS(klass);
1255 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1257 k->realize = sdhci_pci_realize;
1258 k->exit = sdhci_pci_exit;
1259 k->vendor_id = PCI_VENDOR_ID_REDHAT;
1260 k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1261 k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1262 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1263 dc->vmsd = &sdhci_vmstate;
1264 dc->props = sdhci_pci_properties;
1267 static const TypeInfo sdhci_pci_info = {
1268 .name = TYPE_PCI_SDHCI,
1269 .parent = TYPE_PCI_DEVICE,
1270 .instance_size = sizeof(SDHCIState),
1271 .class_init = sdhci_pci_class_init,
1274 static Property sdhci_sysbus_properties[] = {
1275 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1276 SDHC_CAPAB_REG_DEFAULT),
1277 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1278 DEFINE_PROP_BOOL("noeject-quirk", SDHCIState, noeject_quirk, false),
1279 DEFINE_PROP_END_OF_LIST(),
1282 static void sdhci_sysbus_init(Object *obj)
1284 SDHCIState *s = SYSBUS_SDHCI(obj);
1289 static void sdhci_sysbus_finalize(Object *obj)
1291 SDHCIState *s = SYSBUS_SDHCI(obj);
1295 static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
1297 SDHCIState *s = SYSBUS_SDHCI(dev);
1298 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1301 DeviceState *carddev;
1304 /* Create and plug in the sd card.
1305 * FIXME: this should be done by the users of this device so we
1306 * do not use drive_get_next() here.
1308 di = drive_get_next(IF_SD);
1309 blk = di ? blk_by_legacy_dinfo(di) : NULL;
1311 carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
1312 qdev_prop_set_drive(carddev, "drive", blk, &err);
1314 error_propagate(errp, err);
1317 object_property_set_bool(OBJECT(carddev), true, "realized", &err);
1319 error_propagate(errp, err);
1323 s->buf_maxsz = sdhci_get_fifolen(s);
1324 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1325 sysbus_init_irq(sbd, &s->irq);
1326 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1327 SDHC_REGISTERS_MAP_SIZE);
1328 sysbus_init_mmio(sbd, &s->iomem);
1331 static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1333 DeviceClass *dc = DEVICE_CLASS(klass);
1335 dc->vmsd = &sdhci_vmstate;
1336 dc->props = sdhci_sysbus_properties;
1337 dc->realize = sdhci_sysbus_realize;
1338 /* Reason: instance_init() method uses drive_get_next() */
1339 dc->cannot_instantiate_with_device_add_yet = true;
1342 static const TypeInfo sdhci_sysbus_info = {
1343 .name = TYPE_SYSBUS_SDHCI,
1344 .parent = TYPE_SYS_BUS_DEVICE,
1345 .instance_size = sizeof(SDHCIState),
1346 .instance_init = sdhci_sysbus_init,
1347 .instance_finalize = sdhci_sysbus_finalize,
1348 .class_init = sdhci_sysbus_class_init,
1351 static void sdhci_bus_class_init(ObjectClass *klass, void *data)
1353 SDBusClass *sbc = SD_BUS_CLASS(klass);
1355 sbc->set_inserted = sdhci_set_inserted;
1356 sbc->set_readonly = sdhci_set_readonly;
1359 static const TypeInfo sdhci_bus_info = {
1360 .name = TYPE_SDHCI_BUS,
1361 .parent = TYPE_SD_BUS,
1362 .instance_size = sizeof(SDBus),
1363 .class_init = sdhci_bus_class_init,
1366 static void sdhci_register_types(void)
1368 type_register_static(&sdhci_pci_info);
1369 type_register_static(&sdhci_sysbus_info);
1370 type_register_static(&sdhci_bus_info);
1373 type_init(sdhci_register_types)