2 * QEMU model of the Milkymist High Performance Dynamic Memory Controller.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 * Specification available at:
21 * http://www.milkymist.org/socdoc/hpdmc.pdf
25 #include "hw/sysbus.h"
27 #include "qemu/error-report.h"
38 IODELAY_DQSDELAY_RDY = (1<<5),
39 IODELAY_PLL1_LOCKED = (1<<6),
40 IODELAY_PLL2_LOCKED = (1<<7),
43 #define TYPE_MILKYMIST_HPDMC "milkymist-hpdmc"
44 #define MILKYMIST_HPDMC(obj) \
45 OBJECT_CHECK(MilkymistHpdmcState, (obj), TYPE_MILKYMIST_HPDMC)
47 struct MilkymistHpdmcState {
48 SysBusDevice parent_obj;
50 MemoryRegion regs_region;
54 typedef struct MilkymistHpdmcState MilkymistHpdmcState;
56 static uint64_t hpdmc_read(void *opaque, hwaddr addr,
59 MilkymistHpdmcState *s = opaque;
72 error_report("milkymist_hpdmc: read access to unknown register 0x"
73 TARGET_FMT_plx, addr << 2);
77 trace_milkymist_hpdmc_memory_read(addr << 2, r);
82 static void hpdmc_write(void *opaque, hwaddr addr, uint64_t value,
85 MilkymistHpdmcState *s = opaque;
87 trace_milkymist_hpdmc_memory_write(addr, value);
94 s->regs[addr] = value;
101 error_report("milkymist_hpdmc: write access to unknown register 0x"
102 TARGET_FMT_plx, addr << 2);
107 static const MemoryRegionOps hpdmc_mmio_ops = {
109 .write = hpdmc_write,
111 .min_access_size = 4,
112 .max_access_size = 4,
114 .endianness = DEVICE_NATIVE_ENDIAN,
117 static void milkymist_hpdmc_reset(DeviceState *d)
119 MilkymistHpdmcState *s = MILKYMIST_HPDMC(d);
122 for (i = 0; i < R_MAX; i++) {
127 s->regs[R_IODELAY] = IODELAY_DQSDELAY_RDY | IODELAY_PLL1_LOCKED
128 | IODELAY_PLL2_LOCKED;
131 static int milkymist_hpdmc_init(SysBusDevice *dev)
133 MilkymistHpdmcState *s = MILKYMIST_HPDMC(dev);
135 memory_region_init_io(&s->regs_region, OBJECT(dev), &hpdmc_mmio_ops, s,
136 "milkymist-hpdmc", R_MAX * 4);
137 sysbus_init_mmio(dev, &s->regs_region);
142 static const VMStateDescription vmstate_milkymist_hpdmc = {
143 .name = "milkymist-hpdmc",
145 .minimum_version_id = 1,
146 .minimum_version_id_old = 1,
147 .fields = (VMStateField[]) {
148 VMSTATE_UINT32_ARRAY(regs, MilkymistHpdmcState, R_MAX),
149 VMSTATE_END_OF_LIST()
153 static void milkymist_hpdmc_class_init(ObjectClass *klass, void *data)
155 DeviceClass *dc = DEVICE_CLASS(klass);
156 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
158 k->init = milkymist_hpdmc_init;
159 dc->reset = milkymist_hpdmc_reset;
160 dc->vmsd = &vmstate_milkymist_hpdmc;
163 static const TypeInfo milkymist_hpdmc_info = {
164 .name = TYPE_MILKYMIST_HPDMC,
165 .parent = TYPE_SYS_BUS_DEVICE,
166 .instance_size = sizeof(MilkymistHpdmcState),
167 .class_init = milkymist_hpdmc_class_init,
170 static void milkymist_hpdmc_register_types(void)
172 type_register_static(&milkymist_hpdmc_info);
175 type_init(milkymist_hpdmc_register_types)