2 * QEMU PowerPC 440 embedded processors emulation
4 * Copyright (c) 2012 François Revol
5 * Copyright (c) 2016-2018 BALATON Zoltan
7 * This work is licensed under the GNU GPL license version 2 or later.
11 #include "qemu/osdep.h"
12 #include "qemu/units.h"
13 #include "qemu-common.h"
14 #include "qemu/error-report.h"
15 #include "qapi/error.h"
19 #include "exec/address-spaces.h"
20 #include "exec/memory.h"
21 #include "hw/ppc/ppc.h"
22 #include "hw/pci/pci.h"
23 #include "sysemu/block-backend.h"
26 /*****************************************************************************/
27 /* L2 Cache as SRAM */
30 DCR_L2CACHE_BASE = 0x30,
31 DCR_L2CACHE_CFG = DCR_L2CACHE_BASE,
39 DCR_L2CACHE_END = DCR_L2CACHE_SNP1,
42 /* base is 460ex-specific, cf. U-Boot, ppc4xx-isram.h */
44 DCR_ISRAM0_BASE = 0x20,
45 DCR_ISRAM0_SB0CR = DCR_ISRAM0_BASE,
56 DCR_ISRAM0_END = DCR_ISRAM0_DPC
60 DCR_ISRAM1_BASE = 0xb0,
61 DCR_ISRAM1_SB0CR = DCR_ISRAM1_BASE,
63 DCR_ISRAM1_BEAR = DCR_ISRAM1_BASE + 0x04,
70 DCR_ISRAM1_END = DCR_ISRAM1_DPC
73 typedef struct ppc4xx_l2sram_t {
80 static void l2sram_update_mappings(ppc4xx_l2sram_t *l2sram,
81 uint32_t isarc, uint32_t isacntl,
82 uint32_t dsarc, uint32_t dsacntl)
84 if (l2sram->isarc != isarc ||
85 (l2sram->isacntl & 0x80000000) != (isacntl & 0x80000000)) {
86 if (l2sram->isacntl & 0x80000000) {
87 /* Unmap previously assigned memory region */
88 memory_region_del_subregion(get_system_memory(),
91 if (isacntl & 0x80000000) {
92 /* Map new instruction memory region */
93 memory_region_add_subregion(get_system_memory(), isarc,
97 if (l2sram->dsarc != dsarc ||
98 (l2sram->dsacntl & 0x80000000) != (dsacntl & 0x80000000)) {
99 if (l2sram->dsacntl & 0x80000000) {
100 /* Beware not to unmap the region we just mapped */
101 if (!(isacntl & 0x80000000) || l2sram->dsarc != isarc) {
102 /* Unmap previously assigned memory region */
103 memory_region_del_subregion(get_system_memory(),
107 if (dsacntl & 0x80000000) {
108 /* Beware not to remap the region we just mapped */
109 if (!(isacntl & 0x80000000) || dsarc != isarc) {
110 /* Map new data memory region */
111 memory_region_add_subregion(get_system_memory(), dsarc,
119 static uint32_t dcr_read_l2sram(void *opaque, int dcrn)
121 ppc4xx_l2sram_t *l2sram = opaque;
125 case DCR_L2CACHE_CFG:
126 case DCR_L2CACHE_CMD:
127 case DCR_L2CACHE_ADDR:
128 case DCR_L2CACHE_DATA:
129 case DCR_L2CACHE_STAT:
130 case DCR_L2CACHE_CVER:
131 case DCR_L2CACHE_SNP0:
132 case DCR_L2CACHE_SNP1:
133 ret = l2sram->l2cache[dcrn - DCR_L2CACHE_BASE];
136 case DCR_ISRAM0_SB0CR:
137 case DCR_ISRAM0_SB1CR:
138 case DCR_ISRAM0_SB2CR:
139 case DCR_ISRAM0_SB3CR:
140 case DCR_ISRAM0_BEAR:
141 case DCR_ISRAM0_BESR0:
142 case DCR_ISRAM0_BESR1:
143 case DCR_ISRAM0_PMEG:
145 case DCR_ISRAM0_REVID:
147 ret = l2sram->isram0[dcrn - DCR_ISRAM0_BASE];
157 static void dcr_write_l2sram(void *opaque, int dcrn, uint32_t val)
159 /*ppc4xx_l2sram_t *l2sram = opaque;*/
160 /* FIXME: Actually handle L2 cache mapping */
163 case DCR_L2CACHE_CFG:
164 case DCR_L2CACHE_CMD:
165 case DCR_L2CACHE_ADDR:
166 case DCR_L2CACHE_DATA:
167 case DCR_L2CACHE_STAT:
168 case DCR_L2CACHE_CVER:
169 case DCR_L2CACHE_SNP0:
170 case DCR_L2CACHE_SNP1:
171 /*l2sram->l2cache[dcrn - DCR_L2CACHE_BASE] = val;*/
174 case DCR_ISRAM0_SB0CR:
175 case DCR_ISRAM0_SB1CR:
176 case DCR_ISRAM0_SB2CR:
177 case DCR_ISRAM0_SB3CR:
178 case DCR_ISRAM0_BEAR:
179 case DCR_ISRAM0_BESR0:
180 case DCR_ISRAM0_BESR1:
181 case DCR_ISRAM0_PMEG:
183 case DCR_ISRAM0_REVID:
185 /*l2sram->isram0[dcrn - DCR_L2CACHE_BASE] = val;*/
188 case DCR_ISRAM1_SB0CR:
189 case DCR_ISRAM1_BEAR:
190 case DCR_ISRAM1_BESR0:
191 case DCR_ISRAM1_BESR1:
192 case DCR_ISRAM1_PMEG:
194 case DCR_ISRAM1_REVID:
196 /*l2sram->isram1[dcrn - DCR_L2CACHE_BASE] = val;*/
199 /*l2sram_update_mappings(l2sram, isarc, isacntl, dsarc, dsacntl);*/
202 static void l2sram_reset(void *opaque)
204 ppc4xx_l2sram_t *l2sram = opaque;
206 memset(l2sram->l2cache, 0, sizeof(l2sram->l2cache));
207 l2sram->l2cache[DCR_L2CACHE_STAT - DCR_L2CACHE_BASE] = 0x80000000;
208 memset(l2sram->isram0, 0, sizeof(l2sram->isram0));
209 /*l2sram_update_mappings(l2sram, isarc, isacntl, dsarc, dsacntl);*/
212 void ppc4xx_l2sram_init(CPUPPCState *env)
214 ppc4xx_l2sram_t *l2sram;
216 l2sram = g_malloc0(sizeof(*l2sram));
217 /* XXX: Size is 4*64kB for 460ex, cf. U-Boot, ppc4xx-isram.h */
218 memory_region_init_ram(&l2sram->bank[0], NULL, "ppc4xx.l2sram_bank0",
219 64 * KiB, &error_abort);
220 memory_region_init_ram(&l2sram->bank[1], NULL, "ppc4xx.l2sram_bank1",
221 64 * KiB, &error_abort);
222 memory_region_init_ram(&l2sram->bank[2], NULL, "ppc4xx.l2sram_bank2",
223 64 * KiB, &error_abort);
224 memory_region_init_ram(&l2sram->bank[3], NULL, "ppc4xx.l2sram_bank3",
225 64 * KiB, &error_abort);
226 qemu_register_reset(&l2sram_reset, l2sram);
227 ppc_dcr_register(env, DCR_L2CACHE_CFG,
228 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
229 ppc_dcr_register(env, DCR_L2CACHE_CMD,
230 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
231 ppc_dcr_register(env, DCR_L2CACHE_ADDR,
232 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
233 ppc_dcr_register(env, DCR_L2CACHE_DATA,
234 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
235 ppc_dcr_register(env, DCR_L2CACHE_STAT,
236 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
237 ppc_dcr_register(env, DCR_L2CACHE_CVER,
238 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
239 ppc_dcr_register(env, DCR_L2CACHE_SNP0,
240 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
241 ppc_dcr_register(env, DCR_L2CACHE_SNP1,
242 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
244 ppc_dcr_register(env, DCR_ISRAM0_SB0CR,
245 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
246 ppc_dcr_register(env, DCR_ISRAM0_SB1CR,
247 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
248 ppc_dcr_register(env, DCR_ISRAM0_SB2CR,
249 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
250 ppc_dcr_register(env, DCR_ISRAM0_SB3CR,
251 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
252 ppc_dcr_register(env, DCR_ISRAM0_PMEG,
253 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
254 ppc_dcr_register(env, DCR_ISRAM0_DPC,
255 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
257 ppc_dcr_register(env, DCR_ISRAM1_SB0CR,
258 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
259 ppc_dcr_register(env, DCR_ISRAM1_PMEG,
260 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
261 ppc_dcr_register(env, DCR_ISRAM1_DPC,
262 l2sram, &dcr_read_l2sram, &dcr_write_l2sram);
265 /*****************************************************************************/
266 /* Clocking Power on Reset */
278 typedef struct ppc4xx_cpr_t {
282 static uint32_t dcr_read_cpr(void *opaque, int dcrn)
284 ppc4xx_cpr_t *cpr = opaque;
294 ret = (0xb5 << 24) | (1 << 16) | (9 << 8);
317 static void dcr_write_cpr(void *opaque, int dcrn, uint32_t val)
319 ppc4xx_cpr_t *cpr = opaque;
332 static void ppc4xx_cpr_reset(void *opaque)
334 ppc4xx_cpr_t *cpr = opaque;
339 void ppc4xx_cpr_init(CPUPPCState *env)
343 cpr = g_malloc0(sizeof(*cpr));
344 ppc_dcr_register(env, CPR0_CFGADDR, cpr, &dcr_read_cpr, &dcr_write_cpr);
345 ppc_dcr_register(env, CPR0_CFGDATA, cpr, &dcr_read_cpr, &dcr_write_cpr);
346 qemu_register_reset(ppc4xx_cpr_reset, cpr);
349 /*****************************************************************************/
351 typedef struct ppc4xx_sdr_t ppc4xx_sdr_t;
352 struct ppc4xx_sdr_t {
357 SDR0_CFGADDR = 0x00e,
373 PESDR0_RSTSTA = 0x310,
377 PESDR1_RSTSTA = 0x365,
380 #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n)) & 0x03) << 29)
381 #define SDR0_DDR0_DDRM_DDR1 0x20000000
382 #define SDR0_DDR0_DDRM_DDR2 0x40000000
384 static uint32_t dcr_read_sdr(void *opaque, int dcrn)
386 ppc4xx_sdr_t *sdr = opaque;
396 ret = (0xb5 << 8) | (1 << 4) | 9;
399 ret = (5 << 29) | (2 << 26) | (1 << 24);
402 ret = 1 << 20; /* No Security/Kasumi support */
405 ret = SDR0_DDR0_DDRM_ENCODE(1) | SDR0_DDR0_DDRM_DDR1;
409 ret = (1 << 24) | (1 << 16);
413 ret = (1 << 16) | (1 << 12);
434 static void dcr_write_sdr(void *opaque, int dcrn, uint32_t val)
436 ppc4xx_sdr_t *sdr = opaque;
444 case 0x00: /* B0CR */
455 static void sdr_reset(void *opaque)
457 ppc4xx_sdr_t *sdr = opaque;
462 void ppc4xx_sdr_init(CPUPPCState *env)
466 sdr = g_malloc0(sizeof(*sdr));
467 qemu_register_reset(&sdr_reset, sdr);
468 ppc_dcr_register(env, SDR0_CFGADDR,
469 sdr, &dcr_read_sdr, &dcr_write_sdr);
470 ppc_dcr_register(env, SDR0_CFGDATA,
471 sdr, &dcr_read_sdr, &dcr_write_sdr);
472 ppc_dcr_register(env, SDR0_102,
473 sdr, &dcr_read_sdr, &dcr_write_sdr);
474 ppc_dcr_register(env, SDR0_103,
475 sdr, &dcr_read_sdr, &dcr_write_sdr);
476 ppc_dcr_register(env, SDR0_128,
477 sdr, &dcr_read_sdr, &dcr_write_sdr);
478 ppc_dcr_register(env, SDR0_USB0,
479 sdr, &dcr_read_sdr, &dcr_write_sdr);
482 /*****************************************************************************/
483 /* SDRAM controller */
484 typedef struct ppc4xx_sdram_t {
487 MemoryRegion containers[4]; /* used for clipping */
488 MemoryRegion *ram_memories;
495 SDRAM0_CFGADDR = 0x10,
501 SDRAM_CONF1HB = 0x45,
502 SDRAM_PLBADDULL = 0x4a,
503 SDRAM_CONF1LL = 0x4b,
504 SDRAM_CONFPATHB = 0x4f,
505 SDRAM_PLBADDUHB = 0x50,
508 /* XXX: TOFIX: some patches have made this code become inconsistent:
509 * there are type inconsistencies, mixing hwaddr, target_ulong
512 static uint32_t sdram_bcr(hwaddr ram_base, hwaddr ram_size)
542 error_report("invalid RAM size " TARGET_FMT_plx, ram_size);
545 bcr |= ram_base & 0xFF800000;
551 static inline hwaddr sdram_base(uint32_t bcr)
553 return bcr & 0xFF800000;
556 static target_ulong sdram_size(uint32_t bcr)
561 sh = 1024 - ((bcr >> 6) & 0x3ff);
571 static void sdram_set_bcr(ppc4xx_sdram_t *sdram,
572 uint32_t *bcrp, uint32_t bcr, int enabled)
574 unsigned n = bcrp - sdram->bcr;
578 memory_region_del_subregion(get_system_memory(),
579 &sdram->containers[n]);
580 memory_region_del_subregion(&sdram->containers[n],
581 &sdram->ram_memories[n]);
582 object_unparent(OBJECT(&sdram->containers[n]));
584 *bcrp = bcr & 0xFFDEE001;
585 if (enabled && (bcr & 1)) {
586 memory_region_init(&sdram->containers[n], NULL, "sdram-containers",
588 memory_region_add_subregion(&sdram->containers[n], 0,
589 &sdram->ram_memories[n]);
590 memory_region_add_subregion(get_system_memory(),
592 &sdram->containers[n]);
596 static void sdram_map_bcr(ppc4xx_sdram_t *sdram)
600 for (i = 0; i < sdram->nbanks; i++) {
601 if (sdram->ram_sizes[i] != 0) {
604 sdram_bcr(sdram->ram_bases[i], sdram->ram_sizes[i]),
607 sdram_set_bcr(sdram, &sdram->bcr[i], 0, 0);
612 static uint32_t dcr_read_sdram(void *opaque, int dcrn)
614 ppc4xx_sdram_t *sdram = opaque;
622 ret = sdram_bcr(sdram->ram_bases[dcrn - SDRAM_R0BAS],
623 sdram->ram_sizes[dcrn - SDRAM_R0BAS]);
627 case SDRAM_CONFPATHB:
628 case SDRAM_PLBADDULL:
629 case SDRAM_PLBADDUHB:
635 switch (sdram->addr) {
636 case 0x14: /* SDRAM_MCSTAT (405EX) */
640 case 0x21: /* SDRAM_MCOPT2 */
643 case 0x40: /* SDRAM_MB0CF */
646 case 0x7A: /* SDRAM_DLCR */
649 case 0xE1: /* SDR0_DDR0 */
650 ret = SDR0_DDR0_DDRM_ENCODE(1) | SDR0_DDR0_DDRM_DDR1;
663 static void dcr_write_sdram(void *opaque, int dcrn, uint32_t val)
665 ppc4xx_sdram_t *sdram = opaque;
674 case SDRAM_CONFPATHB:
675 case SDRAM_PLBADDULL:
676 case SDRAM_PLBADDUHB:
682 switch (sdram->addr) {
683 case 0x00: /* B0CR */
694 static void sdram_reset(void *opaque)
696 ppc4xx_sdram_t *sdram = opaque;
701 void ppc440_sdram_init(CPUPPCState *env, int nbanks,
702 MemoryRegion *ram_memories,
703 hwaddr *ram_bases, hwaddr *ram_sizes,
706 ppc4xx_sdram_t *sdram;
708 sdram = g_malloc0(sizeof(*sdram));
709 sdram->nbanks = nbanks;
710 sdram->ram_memories = ram_memories;
711 memcpy(sdram->ram_bases, ram_bases, nbanks * sizeof(hwaddr));
712 memcpy(sdram->ram_sizes, ram_sizes, nbanks * sizeof(hwaddr));
713 qemu_register_reset(&sdram_reset, sdram);
714 ppc_dcr_register(env, SDRAM0_CFGADDR,
715 sdram, &dcr_read_sdram, &dcr_write_sdram);
716 ppc_dcr_register(env, SDRAM0_CFGDATA,
717 sdram, &dcr_read_sdram, &dcr_write_sdram);
719 sdram_map_bcr(sdram);
722 ppc_dcr_register(env, SDRAM_R0BAS,
723 sdram, &dcr_read_sdram, &dcr_write_sdram);
724 ppc_dcr_register(env, SDRAM_R1BAS,
725 sdram, &dcr_read_sdram, &dcr_write_sdram);
726 ppc_dcr_register(env, SDRAM_R2BAS,
727 sdram, &dcr_read_sdram, &dcr_write_sdram);
728 ppc_dcr_register(env, SDRAM_R3BAS,
729 sdram, &dcr_read_sdram, &dcr_write_sdram);
730 ppc_dcr_register(env, SDRAM_CONF1HB,
731 sdram, &dcr_read_sdram, &dcr_write_sdram);
732 ppc_dcr_register(env, SDRAM_PLBADDULL,
733 sdram, &dcr_read_sdram, &dcr_write_sdram);
734 ppc_dcr_register(env, SDRAM_CONF1LL,
735 sdram, &dcr_read_sdram, &dcr_write_sdram);
736 ppc_dcr_register(env, SDRAM_CONFPATHB,
737 sdram, &dcr_read_sdram, &dcr_write_sdram);
738 ppc_dcr_register(env, SDRAM_PLBADDUHB,
739 sdram, &dcr_read_sdram, &dcr_write_sdram);
742 /*****************************************************************************/
743 /* PLB to AHB bridge */
749 typedef struct ppc4xx_ahb_t {
754 static uint32_t dcr_read_ahb(void *opaque, int dcrn)
756 ppc4xx_ahb_t *ahb = opaque;
773 static void dcr_write_ahb(void *opaque, int dcrn, uint32_t val)
775 ppc4xx_ahb_t *ahb = opaque;
787 static void ppc4xx_ahb_reset(void *opaque)
789 ppc4xx_ahb_t *ahb = opaque;
796 void ppc4xx_ahb_init(CPUPPCState *env)
800 ahb = g_malloc0(sizeof(*ahb));
801 ppc_dcr_register(env, AHB_TOP, ahb, &dcr_read_ahb, &dcr_write_ahb);
802 ppc_dcr_register(env, AHB_BOT, ahb, &dcr_read_ahb, &dcr_write_ahb);
803 qemu_register_reset(ppc4xx_ahb_reset, ahb);
806 /*****************************************************************************/
809 #define DMA0_CR_CE (1 << 31)
810 #define DMA0_CR_PW (1 << 26 | 1 << 25)
811 #define DMA0_CR_DAI (1 << 24)
812 #define DMA0_CR_SAI (1 << 23)
813 #define DMA0_CR_DEC (1 << 2)
845 static uint32_t dcr_read_dma(void *opaque, int dcrn)
847 PPC4xxDmaState *dma = opaque;
849 int addr = dcrn - dma->base;
856 val = dma->ch[chnl].cr;
859 val = dma->ch[chnl].ct;
862 val = dma->ch[chnl].sa >> 32;
865 val = dma->ch[chnl].sa;
868 val = dma->ch[chnl].da >> 32;
871 val = dma->ch[chnl].da;
874 val = dma->ch[chnl].sg >> 32;
877 val = dma->ch[chnl].sg;
885 qemu_log_mask(LOG_UNIMP, "%s: unimplemented register %x (%d, %x)\n",
886 __func__, dcrn, chnl, addr);
892 static void dcr_write_dma(void *opaque, int dcrn, uint32_t val)
894 PPC4xxDmaState *dma = opaque;
895 int addr = dcrn - dma->base;
902 dma->ch[chnl].cr = val;
903 if (val & DMA0_CR_CE) {
904 int count = dma->ch[chnl].ct & 0xffff;
907 int width, i, sidx, didx;
908 uint8_t *rptr, *wptr;
912 width = 1 << ((val & DMA0_CR_PW) >> 25);
913 rptr = cpu_physical_memory_map(dma->ch[chnl].sa, &rlen, 0);
914 wptr = cpu_physical_memory_map(dma->ch[chnl].da, &wlen, 1);
916 if (!(val & DMA0_CR_DEC) &&
917 val & DMA0_CR_SAI && val & DMA0_CR_DAI) {
918 /* optimise common case */
919 memmove(wptr, rptr, count * width);
920 sidx = didx = count * width;
922 /* do it the slow way */
923 for (sidx = didx = i = 0; i < count; i++) {
924 uint64_t v = ldn_le_p(rptr + sidx, width);
925 stn_le_p(wptr + didx, width, v);
926 if (val & DMA0_CR_SAI) {
929 if (val & DMA0_CR_DAI) {
936 cpu_physical_memory_unmap(wptr, wlen, 1, didx);
939 cpu_physical_memory_unmap(rptr, rlen, 0, sidx);
945 dma->ch[chnl].ct = val;
948 dma->ch[chnl].sa &= 0xffffffffULL;
949 dma->ch[chnl].sa |= (uint64_t)val << 32;
952 dma->ch[chnl].sa &= 0xffffffff00000000ULL;
953 dma->ch[chnl].sa |= val;
956 dma->ch[chnl].da &= 0xffffffffULL;
957 dma->ch[chnl].da |= (uint64_t)val << 32;
960 dma->ch[chnl].da &= 0xffffffff00000000ULL;
961 dma->ch[chnl].da |= val;
964 dma->ch[chnl].sg &= 0xffffffffULL;
965 dma->ch[chnl].sg |= (uint64_t)val << 32;
968 dma->ch[chnl].sg &= 0xffffffff00000000ULL;
969 dma->ch[chnl].sg |= val;
977 qemu_log_mask(LOG_UNIMP, "%s: unimplemented register %x (%d, %x)\n",
978 __func__, dcrn, chnl, addr);
982 static void ppc4xx_dma_reset(void *opaque)
984 PPC4xxDmaState *dma = opaque;
985 int dma_base = dma->base;
987 memset(dma, 0, sizeof(*dma));
988 dma->base = dma_base;
991 void ppc4xx_dma_init(CPUPPCState *env, int dcr_base)
996 dma = g_malloc0(sizeof(*dma));
997 dma->base = dcr_base;
998 qemu_register_reset(&ppc4xx_dma_reset, dma);
999 for (i = 0; i < 4; i++) {
1000 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_CR,
1001 dma, &dcr_read_dma, &dcr_write_dma);
1002 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_CT,
1003 dma, &dcr_read_dma, &dcr_write_dma);
1004 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SAH,
1005 dma, &dcr_read_dma, &dcr_write_dma);
1006 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SAL,
1007 dma, &dcr_read_dma, &dcr_write_dma);
1008 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_DAH,
1009 dma, &dcr_read_dma, &dcr_write_dma);
1010 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_DAL,
1011 dma, &dcr_read_dma, &dcr_write_dma);
1012 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SGH,
1013 dma, &dcr_read_dma, &dcr_write_dma);
1014 ppc_dcr_register(env, dcr_base + i * 8 + DMA0_SGL,
1015 dma, &dcr_read_dma, &dcr_write_dma);
1017 ppc_dcr_register(env, dcr_base + DMA0_SR,
1018 dma, &dcr_read_dma, &dcr_write_dma);
1019 ppc_dcr_register(env, dcr_base + DMA0_SGC,
1020 dma, &dcr_read_dma, &dcr_write_dma);
1021 ppc_dcr_register(env, dcr_base + DMA0_SLP,
1022 dma, &dcr_read_dma, &dcr_write_dma);
1023 ppc_dcr_register(env, dcr_base + DMA0_POL,
1024 dma, &dcr_read_dma, &dcr_write_dma);
1027 /*****************************************************************************/
1028 /* PCI Express controller */
1029 /* FIXME: This is not complete and does not work, only implemented partially
1030 * to allow firmware and guests to find an empty bus. Cards should use PCI.
1032 #include "hw/pci/pcie_host.h"
1034 #define TYPE_PPC460EX_PCIE_HOST "ppc460ex-pcie-host"
1035 #define PPC460EX_PCIE_HOST(obj) \
1036 OBJECT_CHECK(PPC460EXPCIEState, (obj), TYPE_PPC460EX_PCIE_HOST)
1038 typedef struct PPC460EXPCIEState {
1039 PCIExpressHost host;
1059 } PPC460EXPCIEState;
1061 #define DCRN_PCIE0_BASE 0x100
1062 #define DCRN_PCIE1_BASE 0x120
1090 static uint32_t dcr_read_pcie(void *opaque, int dcrn)
1092 PPC460EXPCIEState *state = opaque;
1095 switch (dcrn - state->dcrn_base) {
1097 ret = state->cfg_base >> 32;
1100 ret = state->cfg_base;
1103 ret = state->cfg_mask;
1106 ret = state->msg_base >> 32;
1109 ret = state->msg_base;
1112 ret = state->msg_mask;
1115 ret = state->omr1_base >> 32;
1118 ret = state->omr1_base;
1120 case PEGPL_OMR1MSKH:
1121 ret = state->omr1_mask >> 32;
1123 case PEGPL_OMR1MSKL:
1124 ret = state->omr1_mask;
1127 ret = state->omr2_base >> 32;
1130 ret = state->omr2_base;
1132 case PEGPL_OMR2MSKH:
1133 ret = state->omr2_mask >> 32;
1135 case PEGPL_OMR2MSKL:
1136 ret = state->omr3_mask;
1139 ret = state->omr3_base >> 32;
1142 ret = state->omr3_base;
1144 case PEGPL_OMR3MSKH:
1145 ret = state->omr3_mask >> 32;
1147 case PEGPL_OMR3MSKL:
1148 ret = state->omr3_mask;
1151 ret = state->reg_base >> 32;
1154 ret = state->reg_base;
1157 ret = state->reg_mask;
1160 ret = state->special;
1170 static void dcr_write_pcie(void *opaque, int dcrn, uint32_t val)
1172 PPC460EXPCIEState *s = opaque;
1175 switch (dcrn - s->dcrn_base) {
1177 s->cfg_base = ((uint64_t)val << 32) | (s->cfg_base & 0xffffffff);
1180 s->cfg_base = (s->cfg_base & 0xffffffff00000000ULL) | val;
1184 size = ~(val & 0xfffffffe) + 1;
1185 qemu_mutex_lock_iothread();
1186 pcie_host_mmcfg_update(PCIE_HOST_BRIDGE(s), val & 1, s->cfg_base, size);
1187 qemu_mutex_unlock_iothread();
1190 s->msg_base = ((uint64_t)val << 32) | (s->msg_base & 0xffffffff);
1193 s->msg_base = (s->msg_base & 0xffffffff00000000ULL) | val;
1199 s->omr1_base = ((uint64_t)val << 32) | (s->omr1_base & 0xffffffff);
1202 s->omr1_base = (s->omr1_base & 0xffffffff00000000ULL) | val;
1204 case PEGPL_OMR1MSKH:
1205 s->omr1_mask = ((uint64_t)val << 32) | (s->omr1_mask & 0xffffffff);
1207 case PEGPL_OMR1MSKL:
1208 s->omr1_mask = (s->omr1_mask & 0xffffffff00000000ULL) | val;
1211 s->omr2_base = ((uint64_t)val << 32) | (s->omr2_base & 0xffffffff);
1214 s->omr2_base = (s->omr2_base & 0xffffffff00000000ULL) | val;
1216 case PEGPL_OMR2MSKH:
1217 s->omr2_mask = ((uint64_t)val << 32) | (s->omr2_mask & 0xffffffff);
1219 case PEGPL_OMR2MSKL:
1220 s->omr2_mask = (s->omr2_mask & 0xffffffff00000000ULL) | val;
1223 s->omr3_base = ((uint64_t)val << 32) | (s->omr3_base & 0xffffffff);
1226 s->omr3_base = (s->omr3_base & 0xffffffff00000000ULL) | val;
1228 case PEGPL_OMR3MSKH:
1229 s->omr3_mask = ((uint64_t)val << 32) | (s->omr3_mask & 0xffffffff);
1231 case PEGPL_OMR3MSKL:
1232 s->omr3_mask = (s->omr3_mask & 0xffffffff00000000ULL) | val;
1235 s->reg_base = ((uint64_t)val << 32) | (s->reg_base & 0xffffffff);
1238 s->reg_base = (s->reg_base & 0xffffffff00000000ULL) | val;
1242 /* FIXME: how is size encoded? */
1243 size = (val == 0x7001 ? 4096 : ~(val & 0xfffffffe) + 1);
1254 static void ppc460ex_set_irq(void *opaque, int irq_num, int level)
1256 PPC460EXPCIEState *s = opaque;
1257 qemu_set_irq(s->irq[irq_num], level);
1260 static void ppc460ex_pcie_realize(DeviceState *dev, Error **errp)
1262 PPC460EXPCIEState *s = PPC460EX_PCIE_HOST(dev);
1263 PCIHostState *pci = PCI_HOST_BRIDGE(dev);
1267 switch (s->dcrn_base) {
1268 case DCRN_PCIE0_BASE:
1271 case DCRN_PCIE1_BASE:
1275 error_setg(errp, "invalid PCIe DCRN base");
1278 snprintf(buf, sizeof(buf), "pcie%d-io", id);
1279 memory_region_init(&s->iomem, OBJECT(s), buf, UINT64_MAX);
1280 for (i = 0; i < 4; i++) {
1281 sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
1283 snprintf(buf, sizeof(buf), "pcie.%d", id);
1284 pci->bus = pci_register_root_bus(DEVICE(s), buf, ppc460ex_set_irq,
1285 pci_swizzle_map_irq_fn, s, &s->iomem,
1286 get_system_io(), 0, 4, TYPE_PCIE_BUS);
1289 static Property ppc460ex_pcie_props[] = {
1290 DEFINE_PROP_INT32("dcrn-base", PPC460EXPCIEState, dcrn_base, -1),
1291 DEFINE_PROP_END_OF_LIST(),
1294 static void ppc460ex_pcie_class_init(ObjectClass *klass, void *data)
1296 DeviceClass *dc = DEVICE_CLASS(klass);
1298 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
1299 dc->realize = ppc460ex_pcie_realize;
1300 dc->props = ppc460ex_pcie_props;
1301 dc->hotpluggable = false;
1304 static const TypeInfo ppc460ex_pcie_host_info = {
1305 .name = TYPE_PPC460EX_PCIE_HOST,
1306 .parent = TYPE_PCIE_HOST_BRIDGE,
1307 .instance_size = sizeof(PPC460EXPCIEState),
1308 .class_init = ppc460ex_pcie_class_init,
1311 static void ppc460ex_pcie_register(void)
1313 type_register_static(&ppc460ex_pcie_host_info);
1316 type_init(ppc460ex_pcie_register)
1318 static void ppc460ex_pcie_register_dcrs(PPC460EXPCIEState *s, CPUPPCState *env)
1320 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGBAH, s,
1321 &dcr_read_pcie, &dcr_write_pcie);
1322 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGBAL, s,
1323 &dcr_read_pcie, &dcr_write_pcie);
1324 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFGMSK, s,
1325 &dcr_read_pcie, &dcr_write_pcie);
1326 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGBAH, s,
1327 &dcr_read_pcie, &dcr_write_pcie);
1328 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGBAL, s,
1329 &dcr_read_pcie, &dcr_write_pcie);
1330 ppc_dcr_register(env, s->dcrn_base + PEGPL_MSGMSK, s,
1331 &dcr_read_pcie, &dcr_write_pcie);
1332 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1BAH, s,
1333 &dcr_read_pcie, &dcr_write_pcie);
1334 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1BAL, s,
1335 &dcr_read_pcie, &dcr_write_pcie);
1336 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1MSKH, s,
1337 &dcr_read_pcie, &dcr_write_pcie);
1338 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR1MSKL, s,
1339 &dcr_read_pcie, &dcr_write_pcie);
1340 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2BAH, s,
1341 &dcr_read_pcie, &dcr_write_pcie);
1342 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2BAL, s,
1343 &dcr_read_pcie, &dcr_write_pcie);
1344 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2MSKH, s,
1345 &dcr_read_pcie, &dcr_write_pcie);
1346 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR2MSKL, s,
1347 &dcr_read_pcie, &dcr_write_pcie);
1348 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3BAH, s,
1349 &dcr_read_pcie, &dcr_write_pcie);
1350 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3BAL, s,
1351 &dcr_read_pcie, &dcr_write_pcie);
1352 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3MSKH, s,
1353 &dcr_read_pcie, &dcr_write_pcie);
1354 ppc_dcr_register(env, s->dcrn_base + PEGPL_OMR3MSKL, s,
1355 &dcr_read_pcie, &dcr_write_pcie);
1356 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGBAH, s,
1357 &dcr_read_pcie, &dcr_write_pcie);
1358 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGBAL, s,
1359 &dcr_read_pcie, &dcr_write_pcie);
1360 ppc_dcr_register(env, s->dcrn_base + PEGPL_REGMSK, s,
1361 &dcr_read_pcie, &dcr_write_pcie);
1362 ppc_dcr_register(env, s->dcrn_base + PEGPL_SPECIAL, s,
1363 &dcr_read_pcie, &dcr_write_pcie);
1364 ppc_dcr_register(env, s->dcrn_base + PEGPL_CFG, s,
1365 &dcr_read_pcie, &dcr_write_pcie);
1368 void ppc460ex_pcie_init(CPUPPCState *env)
1372 dev = qdev_create(NULL, TYPE_PPC460EX_PCIE_HOST);
1373 qdev_prop_set_int32(dev, "dcrn-base", DCRN_PCIE0_BASE);
1374 qdev_init_nofail(dev);
1375 object_property_set_bool(OBJECT(dev), true, "realized", NULL);
1376 ppc460ex_pcie_register_dcrs(PPC460EX_PCIE_HOST(dev), env);
1378 dev = qdev_create(NULL, TYPE_PPC460EX_PCIE_HOST);
1379 qdev_prop_set_int32(dev, "dcrn-base", DCRN_PCIE1_BASE);
1380 qdev_init_nofail(dev);
1381 object_property_set_bool(OBJECT(dev), true, "realized", NULL);
1382 ppc460ex_pcie_register_dcrs(PPC460EX_PCIE_HOST(dev), env);