2 * MIPS emulation helpers for qemu.
4 * Copyright (c) 2004-2005 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
37 /* no MMU emulation */
38 int no_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
39 target_ulong address, int rw, int access_type)
42 *prot = PAGE_READ | PAGE_WRITE;
46 /* fixed mapping MMU emulation */
47 int fixed_mmu_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
48 target_ulong address, int rw, int access_type)
50 if (address <= (int32_t)0x7FFFFFFFUL) {
51 if (!(env->CP0_Status & (1 << CP0St_ERL)))
52 *physical = address + 0x40000000UL;
55 } else if (address <= (int32_t)0xBFFFFFFFUL)
56 *physical = address & 0x1FFFFFFF;
60 *prot = PAGE_READ | PAGE_WRITE;
64 /* MIPS32/MIPS64 R4000-style MMU emulation */
65 int r4k_map_address (CPUState *env, target_phys_addr_t *physical, int *prot,
66 target_ulong address, int rw, int access_type)
68 uint8_t ASID = env->CP0_EntryHi & 0xFF;
71 for (i = 0; i < env->tlb->tlb_in_use; i++) {
72 r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
73 /* 1k pages are not supported. */
74 target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
75 target_ulong tag = address & ~mask;
76 target_ulong VPN = tlb->VPN & ~mask;
77 #if defined(TARGET_MIPS64)
81 /* Check ASID, virtual page number & size */
82 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
84 int n = !!(address & mask & ~(mask >> 1));
85 /* Check access rights */
86 if (!(n ? tlb->V1 : tlb->V0))
87 return TLBRET_INVALID;
88 if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
89 *physical = tlb->PFN[n] | (address & (mask >> 1));
91 if (n ? tlb->D1 : tlb->D0)
98 return TLBRET_NOMATCH;
101 #if !defined(CONFIG_USER_ONLY)
102 static int get_physical_address (CPUState *env, target_phys_addr_t *physical,
103 int *prot, target_ulong address,
104 int rw, int access_type)
106 /* User mode can only access useg/xuseg */
107 int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
108 int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
109 int kernel_mode = !user_mode && !supervisor_mode;
110 #if defined(TARGET_MIPS64)
111 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
112 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
113 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
115 int ret = TLBRET_MATCH;
118 qemu_log("user mode %d h %08x\n", user_mode, env->hflags);
121 if (address <= (int32_t)0x7FFFFFFFUL) {
123 if (env->CP0_Status & (1 << CP0St_ERL)) {
124 *physical = address & 0xFFFFFFFF;
125 *prot = PAGE_READ | PAGE_WRITE;
127 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
129 #if defined(TARGET_MIPS64)
130 } else if (address < 0x4000000000000000ULL) {
132 if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
133 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
135 ret = TLBRET_BADADDR;
137 } else if (address < 0x8000000000000000ULL) {
139 if ((supervisor_mode || kernel_mode) &&
140 SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
141 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
143 ret = TLBRET_BADADDR;
145 } else if (address < 0xC000000000000000ULL) {
147 if (kernel_mode && KX &&
148 (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
149 *physical = address & env->PAMask;
150 *prot = PAGE_READ | PAGE_WRITE;
152 ret = TLBRET_BADADDR;
154 } else if (address < 0xFFFFFFFF80000000ULL) {
156 if (kernel_mode && KX &&
157 address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
158 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
160 ret = TLBRET_BADADDR;
163 } else if (address < (int32_t)0xA0000000UL) {
166 *physical = address - (int32_t)0x80000000UL;
167 *prot = PAGE_READ | PAGE_WRITE;
169 ret = TLBRET_BADADDR;
171 } else if (address < (int32_t)0xC0000000UL) {
174 *physical = address - (int32_t)0xA0000000UL;
175 *prot = PAGE_READ | PAGE_WRITE;
177 ret = TLBRET_BADADDR;
179 } else if (address < (int32_t)0xE0000000UL) {
181 if (supervisor_mode || kernel_mode) {
182 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
184 ret = TLBRET_BADADDR;
188 /* XXX: debug segment is not emulated */
190 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
192 ret = TLBRET_BADADDR;
196 qemu_log(TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
197 address, rw, access_type, *physical, *prot, ret);
204 static void raise_mmu_exception(CPUState *env, target_ulong address,
205 int rw, int tlb_error)
207 int exception = 0, error_code = 0;
212 /* Reference to kernel address from user mode or supervisor mode */
213 /* Reference to supervisor address from user mode */
215 exception = EXCP_AdES;
217 exception = EXCP_AdEL;
220 /* No TLB match for a mapped address */
222 exception = EXCP_TLBS;
224 exception = EXCP_TLBL;
228 /* TLB match with no valid bit */
230 exception = EXCP_TLBS;
232 exception = EXCP_TLBL;
235 /* TLB match but 'D' bit is cleared */
236 exception = EXCP_LTLBL;
240 /* Raise exception */
241 env->CP0_BadVAddr = address;
242 env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
243 ((address >> 9) & 0x007ffff0);
245 (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
246 #if defined(TARGET_MIPS64)
247 env->CP0_EntryHi &= env->SEGMask;
248 env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
249 ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) |
250 ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
252 env->exception_index = exception;
253 env->error_code = error_code;
256 target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
258 #if defined(CONFIG_USER_ONLY)
261 target_phys_addr_t phys_addr;
264 if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
270 int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
271 int mmu_idx, int is_softmmu)
273 #if !defined(CONFIG_USER_ONLY)
274 target_phys_addr_t physical;
281 log_cpu_state(env, 0);
283 qemu_log("%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n",
284 __func__, env->active_tc.PC, address, rw, mmu_idx, is_softmmu);
289 /* XXX: put correct access by using cpu_restore_state()
291 access_type = ACCESS_INT;
292 #if defined(CONFIG_USER_ONLY)
293 ret = TLBRET_NOMATCH;
295 ret = get_physical_address(env, &physical, &prot,
296 address, rw, access_type);
297 qemu_log("%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_plx " prot %d\n",
298 __func__, address, ret, physical, prot);
299 if (ret == TLBRET_MATCH) {
300 ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
301 physical & TARGET_PAGE_MASK, prot,
302 mmu_idx, is_softmmu);
306 raise_mmu_exception(env, address, rw, ret);
313 #if !defined(CONFIG_USER_ONLY)
314 target_phys_addr_t do_translate_address(CPUState *env, target_ulong address, int rw)
316 target_phys_addr_t physical;
324 access_type = ACCESS_INT;
325 ret = get_physical_address(env, &physical, &prot,
326 address, rw, access_type);
327 if (ret != TLBRET_MATCH) {
328 raise_mmu_exception(env, address, rw, ret);
336 static const char * const excp_names[EXCP_LAST + 1] = {
337 [EXCP_RESET] = "reset",
338 [EXCP_SRESET] = "soft reset",
339 [EXCP_DSS] = "debug single step",
340 [EXCP_DINT] = "debug interrupt",
341 [EXCP_NMI] = "non-maskable interrupt",
342 [EXCP_MCHECK] = "machine check",
343 [EXCP_EXT_INTERRUPT] = "interrupt",
344 [EXCP_DFWATCH] = "deferred watchpoint",
345 [EXCP_DIB] = "debug instruction breakpoint",
346 [EXCP_IWATCH] = "instruction fetch watchpoint",
347 [EXCP_AdEL] = "address error load",
348 [EXCP_AdES] = "address error store",
349 [EXCP_TLBF] = "TLB refill",
350 [EXCP_IBE] = "instruction bus error",
351 [EXCP_DBp] = "debug breakpoint",
352 [EXCP_SYSCALL] = "syscall",
353 [EXCP_BREAK] = "break",
354 [EXCP_CpU] = "coprocessor unusable",
355 [EXCP_RI] = "reserved instruction",
356 [EXCP_OVERFLOW] = "arithmetic overflow",
357 [EXCP_TRAP] = "trap",
358 [EXCP_FPE] = "floating point",
359 [EXCP_DDBS] = "debug data break store",
360 [EXCP_DWATCH] = "data watchpoint",
361 [EXCP_LTLBL] = "TLB modify",
362 [EXCP_TLBL] = "TLB load",
363 [EXCP_TLBS] = "TLB store",
364 [EXCP_DBE] = "data bus error",
365 [EXCP_DDBL] = "debug data break load",
366 [EXCP_THREAD] = "thread",
367 [EXCP_MDMX] = "MDMX",
368 [EXCP_C2E] = "precise coprocessor 2",
369 [EXCP_CACHE] = "cache error",
372 void do_interrupt (CPUState *env)
374 #if !defined(CONFIG_USER_ONLY)
379 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
380 if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
383 name = excp_names[env->exception_index];
385 qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
386 __func__, env->active_tc.PC, env->CP0_EPC, name);
388 if (env->exception_index == EXCP_EXT_INTERRUPT &&
389 (env->hflags & MIPS_HFLAG_DM))
390 env->exception_index = EXCP_DINT;
392 switch (env->exception_index) {
394 env->CP0_Debug |= 1 << CP0DB_DSS;
395 /* Debug single step cannot be raised inside a delay slot and
396 resume will always occur on the next instruction
397 (but we assume the pc has always been updated during
398 code translation). */
399 env->CP0_DEPC = env->active_tc.PC;
400 goto enter_debug_mode;
402 env->CP0_Debug |= 1 << CP0DB_DINT;
405 env->CP0_Debug |= 1 << CP0DB_DIB;
408 env->CP0_Debug |= 1 << CP0DB_DBp;
411 env->CP0_Debug |= 1 << CP0DB_DDBS;
414 env->CP0_Debug |= 1 << CP0DB_DDBL;
416 if (env->hflags & MIPS_HFLAG_BMASK) {
417 /* If the exception was raised from a delay slot,
418 come back to the jump. */
419 env->CP0_DEPC = env->active_tc.PC - 4;
420 env->hflags &= ~MIPS_HFLAG_BMASK;
422 env->CP0_DEPC = env->active_tc.PC;
425 env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
426 env->hflags &= ~(MIPS_HFLAG_KSU);
427 /* EJTAG probe trap enable is not implemented... */
428 if (!(env->CP0_Status & (1 << CP0St_EXL)))
429 env->CP0_Cause &= ~(1 << CP0Ca_BD);
430 env->active_tc.PC = (int32_t)0xBFC00480;
436 env->CP0_Status |= (1 << CP0St_SR);
437 memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
440 env->CP0_Status |= (1 << CP0St_NMI);
442 if (env->hflags & MIPS_HFLAG_BMASK) {
443 /* If the exception was raised from a delay slot,
444 come back to the jump. */
445 env->CP0_ErrorEPC = env->active_tc.PC - 4;
446 env->hflags &= ~MIPS_HFLAG_BMASK;
448 env->CP0_ErrorEPC = env->active_tc.PC;
450 env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
451 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
452 env->hflags &= ~(MIPS_HFLAG_KSU);
453 if (!(env->CP0_Status & (1 << CP0St_EXL)))
454 env->CP0_Cause &= ~(1 << CP0Ca_BD);
455 env->active_tc.PC = (int32_t)0xBFC00000;
457 case EXCP_EXT_INTERRUPT:
459 if (env->CP0_Cause & (1 << CP0Ca_IV))
467 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
468 #if defined(TARGET_MIPS64)
469 int R = env->CP0_BadVAddr >> 62;
470 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
471 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
472 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
474 if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
483 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
484 #if defined(TARGET_MIPS64)
485 int R = env->CP0_BadVAddr >> 62;
486 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
487 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
488 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
490 if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
520 env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
521 (env->error_code << CP0Ca_CE);
540 /* XXX: TODO: manage defered watch exceptions */
550 if (env->CP0_Status & (1 << CP0St_BEV)) {
556 if (!(env->CP0_Status & (1 << CP0St_EXL))) {
557 if (env->hflags & MIPS_HFLAG_BMASK) {
558 /* If the exception was raised from a delay slot,
559 come back to the jump. */
560 env->CP0_EPC = env->active_tc.PC - 4;
561 env->CP0_Cause |= (1 << CP0Ca_BD);
563 env->CP0_EPC = env->active_tc.PC;
564 env->CP0_Cause &= ~(1 << CP0Ca_BD);
566 env->CP0_Status |= (1 << CP0St_EXL);
567 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
568 env->hflags &= ~(MIPS_HFLAG_KSU);
570 env->hflags &= ~MIPS_HFLAG_BMASK;
571 if (env->CP0_Status & (1 << CP0St_BEV)) {
572 env->active_tc.PC = (int32_t)0xBFC00200;
574 env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
576 env->active_tc.PC += offset;
577 env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
580 qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index);
581 printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
584 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
585 qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
586 " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
587 __func__, env->active_tc.PC, env->CP0_EPC, cause,
588 env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
592 env->exception_index = EXCP_NONE;
595 void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
600 uint8_t ASID = env->CP0_EntryHi & 0xFF;
603 tlb = &env->tlb->mmu.r4k.tlb[idx];
604 /* The qemu TLB is flushed when the ASID changes, so no need to
605 flush these entries again. */
606 if (tlb->G == 0 && tlb->ASID != ASID) {
610 if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
611 /* For tlbwr, we can shadow the discarded entry into
612 a new (fake) TLB entry, as long as the guest can not
613 tell that it's there. */
614 env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
615 env->tlb->tlb_in_use++;
619 /* 1k pages are not supported. */
620 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
622 addr = tlb->VPN & ~mask;
623 #if defined(TARGET_MIPS64)
624 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
625 addr |= 0x3FFFFF0000000000ULL;
628 end = addr | (mask >> 1);
630 tlb_flush_page (env, addr);
631 addr += TARGET_PAGE_SIZE;
635 addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
636 #if defined(TARGET_MIPS64)
637 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
638 addr |= 0x3FFFFF0000000000ULL;
642 while (addr - 1 < end) {
643 tlb_flush_page (env, addr);
644 addr += TARGET_PAGE_SIZE;