2 * QEMU/MIPS pseudo-board
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
12 #ifdef TARGET_WORDS_BIGENDIAN
13 #define BIOS_FILENAME "mips_bios.bin"
15 #define BIOS_FILENAME "mipsel_bios.bin"
17 //#define BIOS_FILENAME "system.bin"
18 #ifdef MIPS_HAS_MIPS64
19 #define INITRD_LOAD_ADDR (int64_t)(int32_t)0x80800000
21 #define INITRD_LOAD_ADDR (int32_t)0x80800000
24 #define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
26 static const int ide_iobase[2] = { 0x1f0, 0x170 };
27 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
28 static const int ide_irq[2] = { 14, 15 };
30 static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
31 static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
35 static PITState *pit; /* PIT i8254 */
37 /*i8254 PIT is attached to the IRQ0 at PIC i8259 */
38 /*The PIC is attached to the MIPS CPU INT0 pin */
39 static void pic_irq_request(void *opaque, int level)
41 CPUState *env = first_cpu;
43 env->CP0_Cause |= 0x00000400;
44 cpu_interrupt(env, CPU_INTERRUPT_HARD);
46 env->CP0_Cause &= ~0x00000400;
47 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
51 static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
54 if ((addr & 0xffff) == 0 && val == 42)
55 qemu_system_reset_request ();
56 else if ((addr & 0xffff) == 4 && val == 42)
57 qemu_system_shutdown_request ();
60 static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
65 static CPUWriteMemoryFunc *mips_qemu_write[] = {
71 static CPUReadMemoryFunc *mips_qemu_read[] = {
77 static int mips_qemu_iomemtype = 0;
79 void load_kernel (CPUState *env, int ram_size, const char *kernel_filename,
80 const char *kernel_cmdline,
81 const char *initrd_filename)
84 long kernel_size, initrd_size;
86 kernel_size = load_elf(kernel_filename, VIRT_TO_PHYS_ADDEND, &entry);
87 if (kernel_size >= 0) {
88 if ((entry & ~0x7fffffffULL) == 0x80000000)
89 entry = (int32_t)entry;
92 fprintf(stderr, "qemu: could not load kernel '%s'\n",
99 if (initrd_filename) {
100 initrd_size = load_image(initrd_filename,
101 phys_ram_base + INITRD_LOAD_ADDR + VIRT_TO_PHYS_ADDEND);
102 if (initrd_size == (target_ulong) -1) {
103 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
109 /* Store command line. */
110 if (initrd_size > 0) {
112 ret = sprintf(phys_ram_base + (16 << 20) - 256,
113 "rd_start=0x" TLSZ " rd_size=%li ",
116 strcpy (phys_ram_base + (16 << 20) - 256 + ret, kernel_cmdline);
119 strcpy (phys_ram_base + (16 << 20) - 256, kernel_cmdline);
122 *(int *)(phys_ram_base + (16 << 20) - 260) = tswap32 (0x12345678);
123 *(int *)(phys_ram_base + (16 << 20) - 264) = tswap32 (ram_size);
126 static void main_cpu_reset(void *opaque)
128 CPUState *env = opaque;
131 if (env->kernel_filename)
132 load_kernel (env, env->ram_size, env->kernel_filename,
133 env->kernel_cmdline, env->initrd_filename);
136 void mips_r4k_init (int ram_size, int vga_ram_size, int boot_device,
137 DisplayState *ds, const char **fd_filename, int snapshot,
138 const char *kernel_filename, const char *kernel_cmdline,
139 const char *initrd_filename)
142 unsigned long bios_offset;
145 static RTCState *rtc_state;
149 register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
150 qemu_register_reset(main_cpu_reset, env);
153 cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
155 if (!mips_qemu_iomemtype) {
156 mips_qemu_iomemtype = cpu_register_io_memory(0, mips_qemu_read,
157 mips_qemu_write, NULL);
159 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
161 /* Try to load a BIOS image. If this fails, we continue regardless,
162 but initialize the hardware ourselves. When a kernel gets
163 preloaded we also initialize the hardware, since the BIOS wasn't
165 bios_offset = ram_size + vga_ram_size;
166 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, BIOS_FILENAME);
167 bios_size = load_image(buf, phys_ram_base + bios_offset);
168 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
169 cpu_register_physical_memory((uint32_t)(0x1fc00000),
170 BIOS_SIZE, bios_offset | IO_MEM_ROM);
173 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
177 if (kernel_filename) {
178 load_kernel (env, ram_size, kernel_filename, kernel_cmdline,
180 env->ram_size = ram_size;
181 env->kernel_filename = kernel_filename;
182 env->kernel_cmdline = kernel_cmdline;
183 env->initrd_filename = initrd_filename;
186 /* Init CPU internal devices */
187 cpu_mips_clock_init(env);
188 cpu_mips_irqctrl_init();
190 rtc_state = rtc_init(0x70, 8);
192 /* Register 64 KB of ISA IO space at 0x14000000 */
193 isa_mmio_init(0x14000000, 0x00010000);
194 isa_mem_base = 0x10000000;
196 isa_pic = pic_init(pic_irq_request, env);
197 pit = pit_init(0x40, 0);
199 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
201 serial_init(&pic_set_irq_new, isa_pic,
202 serial_io[i], serial_irq[i], serial_hds[i]);
206 isa_vga_init(ds, phys_ram_base + ram_size, ram_size,
209 if (nd_table[0].vlan) {
210 if (nd_table[0].model == NULL
211 || strcmp(nd_table[0].model, "ne2k_isa") == 0) {
212 isa_ne2000_init(0x300, 9, &nd_table[0]);
214 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
219 for(i = 0; i < 2; i++)
220 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
221 bs_table[2 * i], bs_table[2 * i + 1]);
224 QEMUMachine mips_machine = {