4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
9 * This is based on acpi.c.
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License version 2 as published by the Free Software Foundation.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, see <http://www.gnu.org/licenses/>
23 * Contributions after 2012-01-13 are licensed under the terms of the
24 * GNU GPL, version 2 or (at your option) any later version.
27 #include "qapi/visitor.h"
28 #include "hw/i386/pc.h"
29 #include "hw/pci/pci.h"
30 #include "qemu/timer.h"
31 #include "sysemu/sysemu.h"
32 #include "hw/acpi/acpi.h"
33 #include "sysemu/kvm.h"
34 #include "exec/address-spaces.h"
36 #include "hw/i386/ich9.h"
37 #include "hw/mem/pc-dimm.h"
42 #define ICH9_DEBUG(fmt, ...) \
43 do { printf("%s "fmt, __func__, ## __VA_ARGS__); } while (0)
45 #define ICH9_DEBUG(fmt, ...) do { } while (0)
48 static void ich9_pm_update_sci_fn(ACPIREGS *regs)
50 ICH9LPCPMRegs *pm = container_of(regs, ICH9LPCPMRegs, acpi_regs);
51 acpi_update_sci(&pm->acpi_regs, pm->irq);
54 static uint64_t ich9_gpe_readb(void *opaque, hwaddr addr, unsigned width)
56 ICH9LPCPMRegs *pm = opaque;
57 return acpi_gpe_ioport_readb(&pm->acpi_regs, addr);
60 static void ich9_gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
63 ICH9LPCPMRegs *pm = opaque;
64 acpi_gpe_ioport_writeb(&pm->acpi_regs, addr, val);
65 acpi_update_sci(&pm->acpi_regs, pm->irq);
68 static const MemoryRegionOps ich9_gpe_ops = {
69 .read = ich9_gpe_readb,
70 .write = ich9_gpe_writeb,
71 .valid.min_access_size = 1,
72 .valid.max_access_size = 4,
73 .impl.min_access_size = 1,
74 .impl.max_access_size = 1,
75 .endianness = DEVICE_LITTLE_ENDIAN,
78 static uint64_t ich9_smi_readl(void *opaque, hwaddr addr, unsigned width)
80 ICH9LPCPMRegs *pm = opaque;
91 static void ich9_smi_writel(void *opaque, hwaddr addr, uint64_t val,
94 ICH9LPCPMRegs *pm = opaque;
102 static const MemoryRegionOps ich9_smi_ops = {
103 .read = ich9_smi_readl,
104 .write = ich9_smi_writel,
105 .valid.min_access_size = 4,
106 .valid.max_access_size = 4,
107 .endianness = DEVICE_LITTLE_ENDIAN,
110 void ich9_pm_iospace_update(ICH9LPCPMRegs *pm, uint32_t pm_io_base)
112 ICH9_DEBUG("to 0x%x\n", pm_io_base);
114 assert((pm_io_base & ICH9_PMIO_MASK) == 0);
116 pm->pm_io_base = pm_io_base;
117 memory_region_transaction_begin();
118 memory_region_set_enabled(&pm->io, pm->pm_io_base != 0);
119 memory_region_set_address(&pm->io, pm->pm_io_base);
120 memory_region_transaction_commit();
123 static int ich9_pm_post_load(void *opaque, int version_id)
125 ICH9LPCPMRegs *pm = opaque;
126 uint32_t pm_io_base = pm->pm_io_base;
128 ich9_pm_iospace_update(pm, pm_io_base);
132 #define VMSTATE_GPE_ARRAY(_field, _state) \
134 .name = (stringify(_field)), \
136 .num = ICH9_PMIO_GPE0_LEN, \
137 .info = &vmstate_info_uint8, \
138 .size = sizeof(uint8_t), \
139 .flags = VMS_ARRAY | VMS_POINTER, \
140 .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
143 const VMStateDescription vmstate_ich9_pm = {
146 .minimum_version_id = 1,
147 .post_load = ich9_pm_post_load,
148 .fields = (VMStateField[]) {
149 VMSTATE_UINT16(acpi_regs.pm1.evt.sts, ICH9LPCPMRegs),
150 VMSTATE_UINT16(acpi_regs.pm1.evt.en, ICH9LPCPMRegs),
151 VMSTATE_UINT16(acpi_regs.pm1.cnt.cnt, ICH9LPCPMRegs),
152 VMSTATE_TIMER(acpi_regs.tmr.timer, ICH9LPCPMRegs),
153 VMSTATE_INT64(acpi_regs.tmr.overflow_time, ICH9LPCPMRegs),
154 VMSTATE_GPE_ARRAY(acpi_regs.gpe.sts, ICH9LPCPMRegs),
155 VMSTATE_GPE_ARRAY(acpi_regs.gpe.en, ICH9LPCPMRegs),
156 VMSTATE_UINT32(smi_en, ICH9LPCPMRegs),
157 VMSTATE_UINT32(smi_sts, ICH9LPCPMRegs),
158 VMSTATE_END_OF_LIST()
162 static void pm_reset(void *opaque)
164 ICH9LPCPMRegs *pm = opaque;
165 ich9_pm_iospace_update(pm, 0);
167 acpi_pm1_evt_reset(&pm->acpi_regs);
168 acpi_pm1_cnt_reset(&pm->acpi_regs);
169 acpi_pm_tmr_reset(&pm->acpi_regs);
170 acpi_gpe_reset(&pm->acpi_regs);
173 /* Mark SMM as already inited to prevent SMM from running. KVM does not
174 * support SMM mode. */
175 pm->smi_en |= ICH9_PMIO_SMI_EN_APMC_EN;
178 acpi_update_sci(&pm->acpi_regs, pm->irq);
181 static void pm_powerdown_req(Notifier *n, void *opaque)
183 ICH9LPCPMRegs *pm = container_of(n, ICH9LPCPMRegs, powerdown_notifier);
185 acpi_pm1_evt_power_down(&pm->acpi_regs);
188 static void ich9_cpu_added_req(Notifier *n, void *opaque)
190 ICH9LPCPMRegs *pm = container_of(n, ICH9LPCPMRegs, cpu_added_notifier);
193 AcpiCpuHotplug_add(&pm->acpi_regs.gpe, &pm->gpe_cpu, CPU(opaque));
194 acpi_update_sci(&pm->acpi_regs, pm->irq);
197 void ich9_pm_init(PCIDevice *lpc_pci, ICH9LPCPMRegs *pm,
200 memory_region_init(&pm->io, OBJECT(lpc_pci), "ich9-pm", ICH9_PMIO_SIZE);
201 memory_region_set_enabled(&pm->io, false);
202 memory_region_add_subregion(pci_address_space_io(lpc_pci),
205 acpi_pm_tmr_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
206 acpi_pm1_evt_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
207 acpi_pm1_cnt_init(&pm->acpi_regs, &pm->io, 2);
209 acpi_gpe_init(&pm->acpi_regs, ICH9_PMIO_GPE0_LEN);
210 memory_region_init_io(&pm->io_gpe, OBJECT(lpc_pci), &ich9_gpe_ops, pm,
211 "apci-gpe0", ICH9_PMIO_GPE0_LEN);
212 memory_region_add_subregion(&pm->io, ICH9_PMIO_GPE0_STS, &pm->io_gpe);
214 memory_region_init_io(&pm->io_smi, OBJECT(lpc_pci), &ich9_smi_ops, pm,
216 memory_region_add_subregion(&pm->io, ICH9_PMIO_SMI_EN, &pm->io_smi);
219 qemu_register_reset(pm_reset, pm);
220 pm->powerdown_notifier.notify = pm_powerdown_req;
221 qemu_register_powerdown_notifier(&pm->powerdown_notifier);
223 AcpiCpuHotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci),
224 &pm->gpe_cpu, ICH9_CPU_HOTPLUG_IO_BASE);
225 pm->cpu_added_notifier.notify = ich9_cpu_added_req;
226 qemu_register_cpu_added_notifier(&pm->cpu_added_notifier);
228 if (pm->acpi_memory_hotplug.is_enabled) {
229 acpi_memory_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci),
230 &pm->acpi_memory_hotplug);
234 static void ich9_pm_get_gpe0_blk(Object *obj, Visitor *v,
235 void *opaque, const char *name,
238 ICH9LPCPMRegs *pm = opaque;
239 uint32_t value = pm->pm_io_base + ICH9_PMIO_GPE0_STS;
241 visit_type_uint32(v, &value, name, errp);
244 static bool ich9_pm_get_memory_hotplug_support(Object *obj, Error **errp)
246 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
248 return s->pm.acpi_memory_hotplug.is_enabled;
251 static void ich9_pm_set_memory_hotplug_support(Object *obj, bool value,
254 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
256 s->pm.acpi_memory_hotplug.is_enabled = value;
259 void ich9_pm_add_properties(Object *obj, ICH9LPCPMRegs *pm, Error **errp)
261 static const uint32_t gpe0_len = ICH9_PMIO_GPE0_LEN;
262 pm->acpi_memory_hotplug.is_enabled = true;
264 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_PM_IO_BASE,
265 &pm->pm_io_base, errp);
266 object_property_add(obj, ACPI_PM_PROP_GPE0_BLK, "uint32",
267 ich9_pm_get_gpe0_blk,
268 NULL, NULL, pm, NULL);
269 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_GPE0_BLK_LEN,
271 object_property_add_bool(obj, "memory-hotplug-support",
272 ich9_pm_get_memory_hotplug_support,
273 ich9_pm_set_memory_hotplug_support,
277 void ich9_pm_device_plug_cb(ICH9LPCPMRegs *pm, DeviceState *dev, Error **errp)
279 if (pm->acpi_memory_hotplug.is_enabled &&
280 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
281 acpi_memory_plug_cb(&pm->acpi_regs, pm->irq, &pm->acpi_memory_hotplug,
284 error_setg(errp, "acpi: device plug request for not supported device"
285 " type: %s", object_get_typename(OBJECT(dev)));