9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2 of the License, or (at your option) any later version.
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
31 #include "cpu-common.h"
33 #include <hw/ide/pci.h>
34 #include <hw/ide/ahci.h>
36 /* #define DEBUG_AHCI */
39 #define DPRINTF(port, fmt, ...) \
40 do { fprintf(stderr, "ahci: %s: [%d] ", __FUNCTION__, port); \
41 fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
43 #define DPRINTF(port, fmt, ...) do {} while(0)
46 static void check_cmd(AHCIState *s, int port);
47 static int handle_cmd(AHCIState *s,int port,int slot);
48 static void ahci_reset_port(AHCIState *s, int port);
49 static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis);
50 static void ahci_init_d2h(AHCIDevice *ad);
52 static uint32_t ahci_port_read(AHCIState *s, int port, int offset)
56 pr = &s->dev[port].port_regs;
62 case PORT_LST_ADDR_HI:
63 val = pr->lst_addr_hi;
68 case PORT_FIS_ADDR_HI:
69 val = pr->fis_addr_hi;
81 val = ((uint16_t)s->dev[port].port.ifs[0].error << 8) |
82 s->dev[port].port.ifs[0].status;
88 if (s->dev[port].port.ifs[0].bs) {
89 val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP |
90 SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE;
92 val = SATA_SCR_SSTATUS_DET_NODEV;
102 pr->scr_act &= ~s->dev[port].finished;
103 s->dev[port].finished = 0;
113 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
118 static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev)
120 struct AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
122 DPRINTF(0, "raise irq\n");
124 if (msi_enabled(&d->card)) {
125 msi_notify(&d->card, 0);
127 qemu_irq_raise(s->irq);
131 static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev)
133 struct AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
135 DPRINTF(0, "lower irq\n");
137 if (!msi_enabled(&d->card)) {
138 qemu_irq_lower(s->irq);
142 static void ahci_check_irq(AHCIState *s)
146 DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus);
148 for (i = 0; i < s->ports; i++) {
149 AHCIPortRegs *pr = &s->dev[i].port_regs;
150 if (pr->irq_stat & pr->irq_mask) {
151 s->control_regs.irqstatus |= (1 << i);
155 if (s->control_regs.irqstatus &&
156 (s->control_regs.ghc & HOST_CTL_IRQ_EN)) {
157 ahci_irq_raise(s, NULL);
159 ahci_irq_lower(s, NULL);
163 static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d,
166 DPRINTF(d->port_no, "trigger irq %#x -> %x\n",
167 irq_type, d->port_regs.irq_mask & irq_type);
169 d->port_regs.irq_stat |= irq_type;
173 static void map_page(uint8_t **ptr, uint64_t addr, uint32_t wanted)
175 target_phys_addr_t len = wanted;
178 cpu_physical_memory_unmap(*ptr, len, 1, len);
181 *ptr = cpu_physical_memory_map(addr, &len, 1);
183 cpu_physical_memory_unmap(*ptr, len, 1, len);
188 static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val)
190 AHCIPortRegs *pr = &s->dev[port].port_regs;
192 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
196 map_page(&s->dev[port].lst,
197 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
198 s->dev[port].cur_cmd = NULL;
200 case PORT_LST_ADDR_HI:
201 pr->lst_addr_hi = val;
202 map_page(&s->dev[port].lst,
203 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
204 s->dev[port].cur_cmd = NULL;
208 map_page(&s->dev[port].res_fis,
209 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
211 case PORT_FIS_ADDR_HI:
212 pr->fis_addr_hi = val;
213 map_page(&s->dev[port].res_fis,
214 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
217 pr->irq_stat &= ~val;
220 pr->irq_mask = val & 0xfdc000ff;
224 pr->cmd = val & ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON);
226 if (pr->cmd & PORT_CMD_START) {
227 pr->cmd |= PORT_CMD_LIST_ON;
230 if (pr->cmd & PORT_CMD_FIS_RX) {
231 pr->cmd |= PORT_CMD_FIS_ON;
234 /* XXX usually the FIS would be pending on the bus here and
235 issuing deferred until the OS enables FIS receival.
236 Instead, we only submit it once - which works in most
237 cases, but is a hack. */
238 if ((pr->cmd & PORT_CMD_FIS_ON) &&
239 !s->dev[port].init_d2h_sent) {
240 ahci_init_d2h(&s->dev[port]);
241 s->dev[port].init_d2h_sent = 1;
247 s->dev[port].port.ifs[0].error = (val >> 8) & 0xff;
248 s->dev[port].port.ifs[0].status = val & 0xff;
257 if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) &&
258 ((val & AHCI_SCR_SCTL_DET) == 0)) {
259 ahci_reset_port(s, port);
271 pr->cmd_issue |= val;
279 static uint64_t ahci_mem_read(void *opaque, target_phys_addr_t addr,
282 AHCIState *s = opaque;
285 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
288 val = s->control_regs.cap;
291 val = s->control_regs.ghc;
294 val = s->control_regs.irqstatus;
296 case HOST_PORTS_IMPL:
297 val = s->control_regs.impl;
300 val = s->control_regs.version;
304 DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val);
305 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
306 (addr < (AHCI_PORT_REGS_START_ADDR +
307 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
308 val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
309 addr & AHCI_PORT_ADDR_OFFSET_MASK);
317 static void ahci_mem_write(void *opaque, target_phys_addr_t addr,
318 uint64_t val, unsigned size)
320 AHCIState *s = opaque;
322 /* Only aligned reads are allowed on AHCI */
324 fprintf(stderr, "ahci: Mis-aligned write to addr 0x"
325 TARGET_FMT_plx "\n", addr);
329 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
330 DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val);
333 case HOST_CAP: /* R/WO, RO */
334 /* FIXME handle R/WO */
336 case HOST_CTL: /* R/W */
337 if (val & HOST_CTL_RESET) {
338 DPRINTF(-1, "HBA Reset\n");
339 ahci_reset(container_of(s, AHCIPCIState, ahci));
341 s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN;
345 case HOST_IRQ_STAT: /* R/WC, RO */
346 s->control_regs.irqstatus &= ~val;
349 case HOST_PORTS_IMPL: /* R/WO, RO */
350 /* FIXME handle R/WO */
352 case HOST_VERSION: /* RO */
353 /* FIXME report write? */
356 DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr);
358 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
359 (addr < (AHCI_PORT_REGS_START_ADDR +
360 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
361 ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
362 addr & AHCI_PORT_ADDR_OFFSET_MASK, val);
367 static MemoryRegionOps ahci_mem_ops = {
368 .read = ahci_mem_read,
369 .write = ahci_mem_write,
370 .endianness = DEVICE_LITTLE_ENDIAN,
373 static void ahci_reg_init(AHCIState *s)
377 s->control_regs.cap = (s->ports - 1) |
378 (AHCI_NUM_COMMAND_SLOTS << 8) |
379 (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) |
380 HOST_CAP_NCQ | HOST_CAP_AHCI;
382 s->control_regs.impl = (1 << s->ports) - 1;
384 s->control_regs.version = AHCI_VERSION_1_0;
386 for (i = 0; i < s->ports; i++) {
387 s->dev[i].port_state = STATE_RUN;
391 static uint32_t read_from_sglist(uint8_t *buffer, uint32_t len,
395 uint32_t total = 0, once;
396 ScatterGatherEntry *cur_prd;
399 cur_prd = sglist->sg;
400 sgcount = sglist->nsg;
401 for (i = 0; len && sgcount; i++) {
402 once = MIN(cur_prd->len, len);
403 cpu_physical_memory_read(cur_prd->base, buffer, once);
414 static uint32_t write_to_sglist(uint8_t *buffer, uint32_t len,
418 uint32_t total = 0, once;
419 ScatterGatherEntry *cur_prd;
422 DPRINTF(-1, "total: 0x%x bytes\n", len);
424 cur_prd = sglist->sg;
425 sgcount = sglist->nsg;
426 for (i = 0; len && sgcount; i++) {
427 once = MIN(cur_prd->len, len);
428 DPRINTF(-1, "write 0x%x bytes to 0x%lx\n", once, (long)cur_prd->base);
429 cpu_physical_memory_write(cur_prd->base, buffer, once);
440 static void check_cmd(AHCIState *s, int port)
442 AHCIPortRegs *pr = &s->dev[port].port_regs;
445 if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) {
446 for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) {
447 if ((pr->cmd_issue & (1 << slot)) &&
448 !handle_cmd(s, port, slot)) {
449 pr->cmd_issue &= ~(1 << slot);
455 static void ahci_check_cmd_bh(void *opaque)
457 AHCIDevice *ad = opaque;
459 qemu_bh_delete(ad->check_bh);
462 if ((ad->busy_slot != -1) &&
463 !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) {
465 ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot);
469 check_cmd(ad->hba, ad->port_no);
472 static void ahci_init_d2h(AHCIDevice *ad)
474 uint8_t init_fis[0x20];
475 IDEState *ide_state = &ad->port.ifs[0];
477 memset(init_fis, 0, sizeof(init_fis));
482 if (ide_state->drive_kind == IDE_CD) {
483 init_fis[5] = ide_state->lcyl;
484 init_fis[6] = ide_state->hcyl;
487 ahci_write_fis_d2h(ad, init_fis);
490 static void ahci_reset_port(AHCIState *s, int port)
492 AHCIDevice *d = &s->dev[port];
493 AHCIPortRegs *pr = &d->port_regs;
494 IDEState *ide_state = &d->port.ifs[0];
497 DPRINTF(port, "reset port\n");
499 ide_bus_reset(&d->port);
500 ide_state->ncq_queues = AHCI_MAX_CMDS;
506 d->init_d2h_sent = 0;
508 ide_state = &s->dev[port].port.ifs[0];
509 if (!ide_state->bs) {
513 /* reset ncq queue */
514 for (i = 0; i < AHCI_MAX_CMDS; i++) {
515 NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i];
516 if (!ncq_tfs->used) {
520 if (ncq_tfs->aiocb) {
521 bdrv_aio_cancel(ncq_tfs->aiocb);
522 ncq_tfs->aiocb = NULL;
525 qemu_sglist_destroy(&ncq_tfs->sglist);
529 s->dev[port].port_state = STATE_RUN;
530 if (!ide_state->bs) {
531 s->dev[port].port_regs.sig = 0;
532 ide_state->status = SEEK_STAT | WRERR_STAT;
533 } else if (ide_state->drive_kind == IDE_CD) {
534 s->dev[port].port_regs.sig = SATA_SIGNATURE_CDROM;
535 ide_state->lcyl = 0x14;
536 ide_state->hcyl = 0xeb;
537 DPRINTF(port, "set lcyl = %d\n", ide_state->lcyl);
538 ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT;
540 s->dev[port].port_regs.sig = SATA_SIGNATURE_DISK;
541 ide_state->status = SEEK_STAT | WRERR_STAT;
544 ide_state->error = 1;
548 static void debug_print_fis(uint8_t *fis, int cmd_len)
553 fprintf(stderr, "fis:");
554 for (i = 0; i < cmd_len; i++) {
555 if ((i & 0xf) == 0) {
556 fprintf(stderr, "\n%02x:",i);
558 fprintf(stderr, "%02x ",fis[i]);
560 fprintf(stderr, "\n");
564 static void ahci_write_fis_sdb(AHCIState *s, int port, uint32_t finished)
566 AHCIPortRegs *pr = &s->dev[port].port_regs;
570 if (!s->dev[port].res_fis ||
571 !(pr->cmd & PORT_CMD_FIS_RX)) {
575 sdb_fis = &s->dev[port].res_fis[RES_FIS_SDBFIS];
576 ide_state = &s->dev[port].port.ifs[0];
579 *(uint32_t*)sdb_fis = 0;
582 sdb_fis[0] = ide_state->error;
583 sdb_fis[2] = ide_state->status & 0x77;
584 s->dev[port].finished |= finished;
585 *(uint32_t*)(sdb_fis + 4) = cpu_to_le32(s->dev[port].finished);
587 ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_STAT_SDBS);
590 static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis)
592 AHCIPortRegs *pr = &ad->port_regs;
595 target_phys_addr_t cmd_len = 0x80;
598 if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
604 uint64_t tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr);
605 cmd_fis = cpu_physical_memory_map(tbl_addr, &cmd_len, 0);
609 d2h_fis = &ad->res_fis[RES_FIS_RFIS];
612 d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0);
613 d2h_fis[2] = ad->port.ifs[0].status;
614 d2h_fis[3] = ad->port.ifs[0].error;
616 d2h_fis[4] = cmd_fis[4];
617 d2h_fis[5] = cmd_fis[5];
618 d2h_fis[6] = cmd_fis[6];
619 d2h_fis[7] = cmd_fis[7];
620 d2h_fis[8] = cmd_fis[8];
621 d2h_fis[9] = cmd_fis[9];
622 d2h_fis[10] = cmd_fis[10];
623 d2h_fis[11] = cmd_fis[11];
624 d2h_fis[12] = cmd_fis[12];
625 d2h_fis[13] = cmd_fis[13];
626 for (i = 14; i < 0x20; i++) {
630 if (d2h_fis[2] & ERR_STAT) {
631 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_TFES);
634 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS);
637 cpu_physical_memory_unmap(cmd_fis, cmd_len, 0, cmd_len);
641 static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist)
643 AHCICmdHdr *cmd = ad->cur_cmd;
644 uint32_t opts = le32_to_cpu(cmd->opts);
645 uint64_t prdt_addr = le64_to_cpu(cmd->tbl_addr) + 0x80;
646 int sglist_alloc_hint = opts >> AHCI_CMD_HDR_PRDT_LEN;
647 target_phys_addr_t prdt_len = (sglist_alloc_hint * sizeof(AHCI_SG));
648 target_phys_addr_t real_prdt_len = prdt_len;
653 if (!sglist_alloc_hint) {
654 DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts);
659 if (!(prdt = cpu_physical_memory_map(prdt_addr, &prdt_len, 0))){
660 DPRINTF(ad->port_no, "map failed\n");
664 if (prdt_len < real_prdt_len) {
665 DPRINTF(ad->port_no, "mapped less than expected\n");
670 /* Get entries in the PRDT, init a qemu sglist accordingly */
671 if (sglist_alloc_hint > 0) {
672 AHCI_SG *tbl = (AHCI_SG *)prdt;
674 qemu_sglist_init(sglist, sglist_alloc_hint);
675 for (i = 0; i < sglist_alloc_hint; i++) {
676 /* flags_size is zero-based */
677 qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr),
678 le32_to_cpu(tbl[i].flags_size) + 1);
683 cpu_physical_memory_unmap(prdt, prdt_len, 0, prdt_len);
687 static void ncq_cb(void *opaque, int ret)
689 NCQTransferState *ncq_tfs = (NCQTransferState *)opaque;
690 IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
692 /* Clear bit for this tag in SActive */
693 ncq_tfs->drive->port_regs.scr_act &= ~(1 << ncq_tfs->tag);
697 ide_state->error = ABRT_ERR;
698 ide_state->status = READY_STAT | ERR_STAT;
699 ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag);
701 ide_state->status = READY_STAT | SEEK_STAT;
704 ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs->drive->port_no,
705 (1 << ncq_tfs->tag));
707 DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n",
710 bdrv_acct_done(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct);
711 qemu_sglist_destroy(&ncq_tfs->sglist);
715 static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis,
718 NCQFrame *ncq_fis = (NCQFrame*)cmd_fis;
719 uint8_t tag = ncq_fis->tag >> 3;
720 NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[tag];
723 /* error - already in use */
724 fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag);
729 ncq_tfs->drive = &s->dev[port];
730 ncq_tfs->slot = slot;
731 ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) |
732 ((uint64_t)ncq_fis->lba4 << 32) |
733 ((uint64_t)ncq_fis->lba3 << 24) |
734 ((uint64_t)ncq_fis->lba2 << 16) |
735 ((uint64_t)ncq_fis->lba1 << 8) |
736 (uint64_t)ncq_fis->lba0;
738 /* Note: We calculate the sector count, but don't currently rely on it.
739 * The total size of the DMA buffer tells us the transfer size instead. */
740 ncq_tfs->sector_count = ((uint16_t)ncq_fis->sector_count_high << 8) |
741 ncq_fis->sector_count_low;
743 DPRINTF(port, "NCQ transfer LBA from %ld to %ld, drive max %ld\n",
744 ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 2,
745 s->dev[port].port.ifs[0].nb_sectors - 1);
747 ahci_populate_sglist(&s->dev[port], &ncq_tfs->sglist);
750 switch(ncq_fis->command) {
751 case READ_FPDMA_QUEUED:
752 DPRINTF(port, "NCQ reading %d sectors from LBA %ld, tag %d\n",
753 ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag);
755 DPRINTF(port, "tag %d aio read %ld\n", ncq_tfs->tag, ncq_tfs->lba);
757 bdrv_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct,
758 (ncq_tfs->sector_count-1) * BDRV_SECTOR_SIZE,
760 ncq_tfs->aiocb = dma_bdrv_read(ncq_tfs->drive->port.ifs[0].bs,
761 &ncq_tfs->sglist, ncq_tfs->lba,
764 case WRITE_FPDMA_QUEUED:
765 DPRINTF(port, "NCQ writing %d sectors to LBA %ld, tag %d\n",
766 ncq_tfs->sector_count-1, ncq_tfs->lba, ncq_tfs->tag);
768 DPRINTF(port, "tag %d aio write %ld\n", ncq_tfs->tag, ncq_tfs->lba);
770 bdrv_acct_start(ncq_tfs->drive->port.ifs[0].bs, &ncq_tfs->acct,
771 (ncq_tfs->sector_count-1) * BDRV_SECTOR_SIZE,
773 ncq_tfs->aiocb = dma_bdrv_write(ncq_tfs->drive->port.ifs[0].bs,
774 &ncq_tfs->sglist, ncq_tfs->lba,
778 DPRINTF(port, "error: tried to process non-NCQ command as NCQ\n");
779 qemu_sglist_destroy(&ncq_tfs->sglist);
784 static int handle_cmd(AHCIState *s, int port, int slot)
791 target_phys_addr_t cmd_len;
793 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
794 /* Engine currently busy, try again later */
795 DPRINTF(port, "engine busy\n");
799 cmd = &((AHCICmdHdr *)s->dev[port].lst)[slot];
801 if (!s->dev[port].lst) {
802 DPRINTF(port, "error: lst not given but cmd handled");
806 /* remember current slot handle for later */
807 s->dev[port].cur_cmd = cmd;
809 opts = le32_to_cpu(cmd->opts);
810 tbl_addr = le64_to_cpu(cmd->tbl_addr);
813 cmd_fis = cpu_physical_memory_map(tbl_addr, &cmd_len, 1);
816 DPRINTF(port, "error: guest passed us an invalid cmd fis\n");
820 /* The device we are working for */
821 ide_state = &s->dev[port].port.ifs[0];
823 if (!ide_state->bs) {
824 DPRINTF(port, "error: guest accessed unused port");
828 debug_print_fis(cmd_fis, 0x90);
829 //debug_print_fis(cmd_fis, (opts & AHCI_CMD_HDR_CMD_FIS_LEN) * 4);
831 switch (cmd_fis[0]) {
832 case SATA_FIS_TYPE_REGISTER_H2D:
835 DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x "
836 "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1],
842 switch (cmd_fis[1]) {
843 case SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER:
848 DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x "
849 "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1],
855 switch (s->dev[port].port_state) {
857 if (cmd_fis[15] & ATA_SRST) {
858 s->dev[port].port_state = STATE_RESET;
862 if (!(cmd_fis[15] & ATA_SRST)) {
863 ahci_reset_port(s, port);
868 if (cmd_fis[1] == SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER) {
870 /* Check for NCQ command */
871 if ((cmd_fis[2] == READ_FPDMA_QUEUED) ||
872 (cmd_fis[2] == WRITE_FPDMA_QUEUED)) {
873 process_ncq_command(s, port, cmd_fis, slot);
877 /* Decompose the FIS */
878 ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]);
879 ide_state->feature = cmd_fis[3];
880 if (!ide_state->nsector) {
881 ide_state->nsector = 256;
884 if (ide_state->drive_kind != IDE_CD) {
886 * We set the sector depending on the sector defined in the FIS.
887 * Unfortunately, the spec isn't exactly obvious on this one.
889 * Apparently LBA48 commands set fis bytes 10,9,8,6,5,4 to the
890 * 48 bit sector number. ATA_CMD_READ_DMA_EXT is an example for
893 * Non-LBA48 commands however use 7[lower 4 bits],6,5,4 to define a
894 * 28-bit sector number. ATA_CMD_READ_DMA is an example for such
897 * Since the spec doesn't explicitly state what each field should
898 * do, I simply assume non-used fields as reserved and OR everything
899 * together, independent of the command.
901 ide_set_sector(ide_state, ((uint64_t)cmd_fis[10] << 40)
902 | ((uint64_t)cmd_fis[9] << 32)
903 /* This is used for LBA48 commands */
904 | ((uint64_t)cmd_fis[8] << 24)
905 /* This is used for non-LBA48 commands */
906 | ((uint64_t)(cmd_fis[7] & 0xf) << 24)
907 | ((uint64_t)cmd_fis[6] << 16)
908 | ((uint64_t)cmd_fis[5] << 8)
912 /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command
913 * table to ide_state->io_buffer
915 if (opts & AHCI_CMD_ATAPI) {
916 memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10);
917 ide_state->lcyl = 0x14;
918 ide_state->hcyl = 0xeb;
919 debug_print_fis(ide_state->io_buffer, 0x10);
920 ide_state->feature = IDE_FEATURE_DMA;
921 s->dev[port].done_atapi_packet = 0;
922 /* XXX send PIO setup FIS */
925 ide_state->error = 0;
927 /* Reset transferred byte counter */
930 /* We're ready to process the command in FIS byte 2. */
931 ide_exec_cmd(&s->dev[port].port, cmd_fis[2]);
933 if (s->dev[port].port.ifs[0].status & READY_STAT) {
934 ahci_write_fis_d2h(&s->dev[port], cmd_fis);
939 cpu_physical_memory_unmap(cmd_fis, cmd_len, 1, cmd_len);
941 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
942 /* async command, complete later */
943 s->dev[port].busy_slot = slot;
947 /* done handling the command */
951 /* DMA dev <-> ram */
952 static int ahci_start_transfer(IDEDMA *dma)
954 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
955 IDEState *s = &ad->port.ifs[0];
956 uint32_t size = (uint32_t)(s->data_end - s->data_ptr);
957 /* write == ram -> device */
958 uint32_t opts = le32_to_cpu(ad->cur_cmd->opts);
959 int is_write = opts & AHCI_CMD_WRITE;
960 int is_atapi = opts & AHCI_CMD_ATAPI;
963 if (is_atapi && !ad->done_atapi_packet) {
964 /* already prepopulated iobuffer */
965 ad->done_atapi_packet = 1;
969 if (!ahci_populate_sglist(ad, &s->sg)) {
973 DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n",
974 is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata",
975 has_sglist ? "" : "o");
977 if (is_write && has_sglist && (s->data_ptr < s->data_end)) {
978 read_from_sglist(s->data_ptr, size, &s->sg);
981 if (!is_write && has_sglist && (s->data_ptr < s->data_end)) {
982 write_to_sglist(s->data_ptr, size, &s->sg);
985 /* update number of transferred bytes */
986 ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + size);
989 /* declare that we processed everything */
990 s->data_ptr = s->data_end;
993 qemu_sglist_destroy(&s->sg);
996 s->end_transfer_func(s);
998 if (!(s->status & DRQ_STAT)) {
1000 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS);
1006 static void ahci_start_dma(IDEDMA *dma, IDEState *s,
1007 BlockDriverCompletionFunc *dma_cb)
1009 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1011 DPRINTF(ad->port_no, "\n");
1012 ad->dma_cb = dma_cb;
1013 ad->dma_status |= BM_STATUS_DMAING;
1017 static int ahci_dma_prepare_buf(IDEDMA *dma, int is_write)
1019 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1020 IDEState *s = &ad->port.ifs[0];
1023 ahci_populate_sglist(ad, &s->sg);
1025 s->io_buffer_size = 0;
1026 for (i = 0; i < s->sg.nsg; i++) {
1027 s->io_buffer_size += s->sg.sg[i].len;
1030 DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size);
1031 return s->io_buffer_size != 0;
1034 static int ahci_dma_rw_buf(IDEDMA *dma, int is_write)
1036 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1037 IDEState *s = &ad->port.ifs[0];
1038 uint8_t *p = s->io_buffer + s->io_buffer_index;
1039 int l = s->io_buffer_size - s->io_buffer_index;
1041 if (ahci_populate_sglist(ad, &s->sg)) {
1046 write_to_sglist(p, l, &s->sg);
1048 read_from_sglist(p, l, &s->sg);
1051 /* update number of transferred bytes */
1052 ad->cur_cmd->status = cpu_to_le32(le32_to_cpu(ad->cur_cmd->status) + l);
1053 s->io_buffer_index += l;
1055 DPRINTF(ad->port_no, "len=%#x\n", l);
1060 static int ahci_dma_set_unit(IDEDMA *dma, int unit)
1062 /* only a single unit per link */
1066 static int ahci_dma_add_status(IDEDMA *dma, int status)
1068 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1069 ad->dma_status |= status;
1070 DPRINTF(ad->port_no, "set status: %x\n", status);
1072 if (status & BM_STATUS_INT) {
1073 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_STAT_DSS);
1079 static int ahci_dma_set_inactive(IDEDMA *dma)
1081 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1083 DPRINTF(ad->port_no, "dma done\n");
1085 /* update d2h status */
1086 ahci_write_fis_d2h(ad, NULL);
1090 if (!ad->check_bh) {
1091 /* maybe we still have something to process, check later */
1092 ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad);
1093 qemu_bh_schedule(ad->check_bh);
1099 static void ahci_irq_set(void *opaque, int n, int level)
1103 static void ahci_dma_restart_cb(void *opaque, int running, RunState state)
1107 static int ahci_dma_reset(IDEDMA *dma)
1112 static const IDEDMAOps ahci_dma_ops = {
1113 .start_dma = ahci_start_dma,
1114 .start_transfer = ahci_start_transfer,
1115 .prepare_buf = ahci_dma_prepare_buf,
1116 .rw_buf = ahci_dma_rw_buf,
1117 .set_unit = ahci_dma_set_unit,
1118 .add_status = ahci_dma_add_status,
1119 .set_inactive = ahci_dma_set_inactive,
1120 .restart_cb = ahci_dma_restart_cb,
1121 .reset = ahci_dma_reset,
1124 void ahci_init(AHCIState *s, DeviceState *qdev, int ports)
1130 s->dev = g_malloc0(sizeof(AHCIDevice) * ports);
1132 /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
1133 memory_region_init_io(&s->mem, &ahci_mem_ops, s, "ahci", 0x1000);
1134 irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports);
1136 for (i = 0; i < s->ports; i++) {
1137 AHCIDevice *ad = &s->dev[i];
1139 ide_bus_new(&ad->port, qdev, i);
1140 ide_init2(&ad->port, irqs[i]);
1144 ad->port.dma = &ad->dma;
1145 ad->port.dma->ops = &ahci_dma_ops;
1146 ad->port_regs.cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON;
1150 void ahci_uninit(AHCIState *s)
1152 memory_region_destroy(&s->mem);
1156 void ahci_reset(void *opaque)
1158 struct AHCIPCIState *d = opaque;
1162 d->ahci.control_regs.irqstatus = 0;
1163 d->ahci.control_regs.ghc = 0;
1165 for (i = 0; i < d->ahci.ports; i++) {
1166 pr = &d->ahci.dev[i].port_regs;
1170 ahci_reset_port(&d->ahci, i);