2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605
6 * Copyright (c) 2011 PetaLogix
7 * Copyright (c) 2009 Edgar E. Iglesias.
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 #include "hw/sysbus.h"
31 #include "hw/block/flash.h"
32 #include "sysemu/sysemu.h"
33 #include "hw/devices.h"
34 #include "hw/boards.h"
35 #include "hw/xilinx.h"
36 #include "sysemu/blockdev.h"
37 #include "hw/char/serial.h"
38 #include "exec/address-spaces.h"
43 #include "hw/stream.h"
45 #define LMB_BRAM_SIZE (128 * 1024)
46 #define FLASH_SIZE (32 * 1024 * 1024)
48 #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb"
50 #define NUM_SPI_FLASHES 4
52 #define MEMORY_BASEADDR 0x50000000
53 #define FLASH_BASEADDR 0x86000000
54 #define INTC_BASEADDR 0x81800000
55 #define TIMER_BASEADDR 0x83c00000
56 #define UART16550_BASEADDR 0x83e00000
57 #define AXIENET_BASEADDR 0x82780000
58 #define AXIDMA_BASEADDR 0x84600000
60 static void machine_cpu_reset(MicroBlazeCPU *cpu)
62 CPUMBState *env = &cpu->env;
64 env->pvr.regs[10] = 0x0e000000; /* virtex 6 */
65 /* setup pvr to match kernel setting */
66 env->pvr.regs[5] |= PVR5_DCACHE_WRITEBACK_MASK;
67 env->pvr.regs[0] |= PVR0_USE_FPU_MASK | PVR0_ENDI;
68 env->pvr.regs[0] = (env->pvr.regs[0] & ~PVR0_VERSION_MASK) | (0x14 << 8);
69 env->pvr.regs[2] ^= PVR2_USE_FPU2_MASK;
70 env->pvr.regs[4] = 0xc56b8000;
71 env->pvr.regs[5] = 0xc56be000;
75 petalogix_ml605_init(QEMUMachineInitArgs *args)
77 ram_addr_t ram_size = args->ram_size;
78 const char *cpu_model = args->cpu_model;
79 MemoryRegion *address_space_mem = get_system_memory();
80 DeviceState *dev, *dma, *eth0;
86 hwaddr ddr_base = MEMORY_BASEADDR;
87 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
88 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
92 if (cpu_model == NULL) {
93 cpu_model = "microblaze";
95 cpu = cpu_mb_init(cpu_model);
97 /* Attach emulated BRAM through the LMB. */
98 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram",
100 vmstate_register_ram_global(phys_lmb_bram);
101 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram);
103 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size);
104 vmstate_register_ram_global(phys_ram);
105 memory_region_add_subregion(address_space_mem, ddr_base, phys_ram);
107 dinfo = drive_get(IF_PFLASH, 0, 0);
108 /* 5th parameter 2 means bank-width
109 * 10th paremeter 0 means little-endian */
110 pflash_cfi01_register(FLASH_BASEADDR,
111 NULL, "petalogix_ml605.flash", FLASH_SIZE,
112 dinfo ? dinfo->bdrv : NULL, (64 * 1024),
114 2, 0x89, 0x18, 0x0000, 0x0, 0);
117 dev = xilinx_intc_create(INTC_BASEADDR, qdev_get_gpio_in(DEVICE(cpu),
119 for (i = 0; i < 32; i++) {
120 irq[i] = qdev_get_gpio_in(dev, i);
123 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2,
124 irq[5], 115200, serial_hds[0], DEVICE_LITTLE_ENDIAN);
126 /* 2 timers at irq 2 @ 100 Mhz. */
127 xilinx_timer_create(TIMER_BASEADDR, irq[2], 0, 100 * 1000000);
129 /* axi ethernet and dma initialization. */
130 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet");
131 eth0 = qdev_create(NULL, "xlnx.axi-ethernet");
132 dma = qdev_create(NULL, "xlnx.axi-dma");
134 /* FIXME: attach to the sysbus instead */
135 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0),
137 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma),
140 ds = object_property_get_link(OBJECT(dma),
141 "axistream-connected-target", NULL);
142 cs = object_property_get_link(OBJECT(dma),
143 "axistream-control-connected-target", NULL);
144 xilinx_axiethernet_init(eth0, &nd_table[0], STREAM_SLAVE(ds),
145 STREAM_SLAVE(cs), 0x82780000, irq[3], 0x1000,
148 ds = object_property_get_link(OBJECT(eth0),
149 "axistream-connected-target", NULL);
150 cs = object_property_get_link(OBJECT(eth0),
151 "axistream-control-connected-target", NULL);
152 xilinx_axidma_init(dma, STREAM_SLAVE(ds), STREAM_SLAVE(cs), 0x84600000,
153 irq[1], irq[0], 100 * 1000000);
158 dev = qdev_create(NULL, "xlnx.xps-spi");
159 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES);
160 qdev_init_nofail(dev);
161 busdev = SYS_BUS_DEVICE(dev);
162 sysbus_mmio_map(busdev, 0, 0x40a00000);
163 sysbus_connect_irq(busdev, 0, irq[4]);
165 spi = (SSIBus *)qdev_get_child_bus(dev, "spi");
167 for (i = 0; i < NUM_SPI_FLASHES; i++) {
170 dev = ssi_create_slave(spi, "n25q128");
171 cs_line = qdev_get_gpio_in(dev, 0);
172 sysbus_connect_irq(busdev, i+1, cs_line);
176 microblaze_load_kernel(cpu, ddr_base, ram_size,
177 args->initrd_filename,
178 BINARY_DEVICE_TREE_FILE,
183 static QEMUMachine petalogix_ml605_machine = {
184 .name = "petalogix-ml605",
185 .desc = "PetaLogix linux refdesign for xilinx ml605 little endian",
186 .init = petalogix_ml605_init,
190 static void petalogix_ml605_machine_init(void)
192 qemu_register_machine(&petalogix_ml605_machine);
195 machine_init(petalogix_ml605_machine_init);