2 * QEMU model of the LatticeMico32 UART block.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 * Specification available at:
21 * http://www.latticesemi.com/documents/mico32uart.pdf
26 #include "hw/sysbus.h"
28 #include "sysemu/char.h"
29 #include "qemu/error-report.h"
92 #define TYPE_LM32_UART "lm32-uart"
93 #define LM32_UART(obj) OBJECT_CHECK(LM32UartState, (obj), TYPE_LM32_UART)
95 struct LM32UartState {
96 SysBusDevice parent_obj;
102 uint32_t regs[R_MAX];
104 typedef struct LM32UartState LM32UartState;
106 static void uart_update_irq(LM32UartState *s)
110 if ((s->regs[R_LSR] & (LSR_OE | LSR_PE | LSR_FE | LSR_BI))
111 && (s->regs[R_IER] & IER_RLSI)) {
113 s->regs[R_IIR] = IIR_ID1 | IIR_ID0;
114 } else if ((s->regs[R_LSR] & LSR_DR) && (s->regs[R_IER] & IER_RBRI)) {
116 s->regs[R_IIR] = IIR_ID1;
117 } else if ((s->regs[R_LSR] & LSR_THRE) && (s->regs[R_IER] & IER_THRI)) {
119 s->regs[R_IIR] = IIR_ID0;
120 } else if ((s->regs[R_MSR] & 0x0f) && (s->regs[R_IER] & IER_MSI)) {
125 s->regs[R_IIR] = IIR_STAT;
128 trace_lm32_uart_irq_state(irq);
129 qemu_set_irq(s->irq, irq);
132 static uint64_t uart_read(void *opaque, hwaddr addr,
135 LM32UartState *s = opaque;
142 s->regs[R_LSR] &= ~LSR_DR;
144 qemu_chr_accept_input(s->chr);
155 error_report("lm32_uart: read access to write only register 0x"
156 TARGET_FMT_plx, addr << 2);
159 error_report("lm32_uart: read access to unknown register 0x"
160 TARGET_FMT_plx, addr << 2);
164 trace_lm32_uart_memory_read(addr << 2, r);
168 static void uart_write(void *opaque, hwaddr addr,
169 uint64_t value, unsigned size)
171 LM32UartState *s = opaque;
172 unsigned char ch = value;
174 trace_lm32_uart_memory_write(addr, value);
180 qemu_chr_fe_write(s->chr, &ch, 1);
187 s->regs[addr] = value;
192 error_report("lm32_uart: write access to read only register 0x"
193 TARGET_FMT_plx, addr << 2);
196 error_report("lm32_uart: write access to unknown register 0x"
197 TARGET_FMT_plx, addr << 2);
203 static const MemoryRegionOps uart_ops = {
206 .endianness = DEVICE_NATIVE_ENDIAN,
208 .min_access_size = 4,
209 .max_access_size = 4,
213 static void uart_rx(void *opaque, const uint8_t *buf, int size)
215 LM32UartState *s = opaque;
217 if (s->regs[R_LSR] & LSR_DR) {
218 s->regs[R_LSR] |= LSR_OE;
221 s->regs[R_LSR] |= LSR_DR;
222 s->regs[R_RXTX] = *buf;
227 static int uart_can_rx(void *opaque)
229 LM32UartState *s = opaque;
231 return !(s->regs[R_LSR] & LSR_DR);
234 static void uart_event(void *opaque, int event)
238 static void uart_reset(DeviceState *d)
240 LM32UartState *s = LM32_UART(d);
243 for (i = 0; i < R_MAX; i++) {
248 s->regs[R_LSR] = LSR_THRE | LSR_TEMT;
251 static int lm32_uart_init(SysBusDevice *dev)
253 LM32UartState *s = LM32_UART(dev);
255 sysbus_init_irq(dev, &s->irq);
257 memory_region_init_io(&s->iomem, OBJECT(s), &uart_ops, s,
259 sysbus_init_mmio(dev, &s->iomem);
261 s->chr = qemu_char_get_next_serial();
263 qemu_chr_add_handlers(s->chr, uart_can_rx, uart_rx, uart_event, s);
269 static const VMStateDescription vmstate_lm32_uart = {
272 .minimum_version_id = 1,
273 .minimum_version_id_old = 1,
274 .fields = (VMStateField[]) {
275 VMSTATE_UINT32_ARRAY(regs, LM32UartState, R_MAX),
276 VMSTATE_END_OF_LIST()
280 static void lm32_uart_class_init(ObjectClass *klass, void *data)
282 DeviceClass *dc = DEVICE_CLASS(klass);
283 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
285 k->init = lm32_uart_init;
286 dc->reset = uart_reset;
287 dc->vmsd = &vmstate_lm32_uart;
290 static const TypeInfo lm32_uart_info = {
291 .name = TYPE_LM32_UART,
292 .parent = TYPE_SYS_BUS_DEVICE,
293 .instance_size = sizeof(LM32UartState),
294 .class_init = lm32_uart_class_init,
297 static void lm32_uart_register_types(void)
299 type_register_static(&lm32_uart_info);
302 type_init(lm32_uart_register_types)