2 * SD Association Host Standard Specification v2.0 controller emulation
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
8 * Based on MMC controller for Samsung S5PC1xx-based board emulation
9 * by Alexey Merkulov and Vladimir Monakhov.
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19 * See the GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
25 #include "qemu/osdep.h"
26 #include "qemu/error-report.h"
27 #include "qapi/error.h"
29 #include "sysemu/block-backend.h"
30 #include "sysemu/blockdev.h"
31 #include "sysemu/dma.h"
32 #include "qemu/timer.h"
33 #include "qemu/bitops.h"
34 #include "hw/sd/sdhci.h"
35 #include "sdhci-internal.h"
37 #include "qemu/cutils.h"
40 #define TYPE_SDHCI_BUS "sdhci-bus"
41 #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
43 #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
45 /* Default SD/MMC host controller features information, which will be
46 * presented in CAPABILITIES register of generic SD host controller at reset.
49 * - 3.3v and 1.8v voltages
52 * max host controller R/W buffers size: 512B
53 * max clock frequency for SDclock: 52 MHz
54 * timeout clock frequency: 52 MHz
61 #define SDHC_CAPAB_REG_DEFAULT 0x057834b4
63 static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
65 return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
68 /* return true on error */
69 static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
70 uint8_t freq, Error **errp)
72 if (s->sd_spec_version >= 3) {
80 error_setg(errp, "SD %s clock frequency can have value"
81 "in range 0-63 only", desc);
87 static void sdhci_check_capareg(SDHCIState *s, Error **errp)
89 uint64_t msk = s->capareg;
93 switch (s->sd_spec_version) {
95 val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
96 trace_sdhci_capareg("async interrupt", val);
97 msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
99 val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
101 error_setg(errp, "slot-type not supported");
104 trace_sdhci_capareg("slot type", val);
105 msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
108 val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
109 trace_sdhci_capareg("8-bit bus", val);
111 msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
113 val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
114 trace_sdhci_capareg("bus speed mask", val);
115 msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
117 val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
118 trace_sdhci_capareg("driver strength mask", val);
119 msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
121 val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
122 trace_sdhci_capareg("timer re-tuning", val);
123 msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
125 val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
126 trace_sdhci_capareg("use SDR50 tuning", val);
127 msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
129 val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
130 trace_sdhci_capareg("re-tuning mode", val);
131 msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
133 val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
134 trace_sdhci_capareg("clock multiplier", val);
135 msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
138 case 2: /* default version */
139 val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
140 trace_sdhci_capareg("ADMA2", val);
141 msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
143 val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
144 trace_sdhci_capareg("ADMA1", val);
145 msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
147 val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
148 trace_sdhci_capareg("64-bit system bus", val);
149 msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
153 y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
154 msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
156 val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
157 trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
158 if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
161 msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
163 val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
164 trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
165 if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
168 msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
170 val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
172 error_setg(errp, "block size can be 512, 1024 or 2048 only");
175 trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
176 msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
178 val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
179 trace_sdhci_capareg("high speed", val);
180 msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
182 val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
183 trace_sdhci_capareg("SDMA", val);
184 msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
186 val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
187 trace_sdhci_capareg("suspend/resume", val);
188 msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
190 val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
191 trace_sdhci_capareg("3.3v", val);
192 msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
194 val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
195 trace_sdhci_capareg("3.0v", val);
196 msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
198 val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
199 trace_sdhci_capareg("1.8v", val);
200 msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
204 error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
207 qemu_log_mask(LOG_UNIMP,
208 "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
212 static uint8_t sdhci_slotint(SDHCIState *s)
214 return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
215 ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
216 ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
219 static inline void sdhci_update_irq(SDHCIState *s)
221 qemu_set_irq(s->irq, sdhci_slotint(s));
224 static void sdhci_raise_insertion_irq(void *opaque)
226 SDHCIState *s = (SDHCIState *)opaque;
228 if (s->norintsts & SDHC_NIS_REMOVE) {
229 timer_mod(s->insert_timer,
230 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
232 s->prnsts = 0x1ff0000;
233 if (s->norintstsen & SDHC_NISEN_INSERT) {
234 s->norintsts |= SDHC_NIS_INSERT;
240 static void sdhci_set_inserted(DeviceState *dev, bool level)
242 SDHCIState *s = (SDHCIState *)dev;
244 trace_sdhci_set_inserted(level ? "insert" : "eject");
245 if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
246 /* Give target some time to notice card ejection */
247 timer_mod(s->insert_timer,
248 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
251 s->prnsts = 0x1ff0000;
252 if (s->norintstsen & SDHC_NISEN_INSERT) {
253 s->norintsts |= SDHC_NIS_INSERT;
256 s->prnsts = 0x1fa0000;
257 s->pwrcon &= ~SDHC_POWER_ON;
258 s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
259 if (s->norintstsen & SDHC_NISEN_REMOVE) {
260 s->norintsts |= SDHC_NIS_REMOVE;
267 static void sdhci_set_readonly(DeviceState *dev, bool level)
269 SDHCIState *s = (SDHCIState *)dev;
272 s->prnsts &= ~SDHC_WRITE_PROTECT;
275 s->prnsts |= SDHC_WRITE_PROTECT;
279 static void sdhci_reset(SDHCIState *s)
281 DeviceState *dev = DEVICE(s);
283 timer_del(s->insert_timer);
284 timer_del(s->transfer_timer);
286 /* Set all registers to 0. Capabilities/Version registers are not cleared
287 * and assumed to always preserve their value, given to them during
289 memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
291 /* Reset other state based on current card insertion/readonly status */
292 sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
293 sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
296 s->stopped_state = sdhc_not_stopped;
297 s->pending_insert_state = false;
300 static void sdhci_poweron_reset(DeviceState *dev)
302 /* QOM (ie power-on) reset. This is identical to reset
303 * commanded via device register apart from handling of the
304 * 'pending insert on powerup' quirk.
306 SDHCIState *s = (SDHCIState *)dev;
310 if (s->pending_insert_quirk) {
311 s->pending_insert_state = true;
315 static void sdhci_data_transfer(void *opaque);
317 static void sdhci_send_command(SDHCIState *s)
320 uint8_t response[16];
325 request.cmd = s->cmdreg >> 8;
326 request.arg = s->argument;
328 trace_sdhci_send_command(request.cmd, request.arg);
329 rlen = sdbus_do_command(&s->sdbus, &request, response);
331 if (s->cmdreg & SDHC_CMD_RESPONSE) {
333 s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
334 (response[2] << 8) | response[3];
335 s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
336 trace_sdhci_response4(s->rspreg[0]);
337 } else if (rlen == 16) {
338 s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
339 (response[13] << 8) | response[14];
340 s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
341 (response[9] << 8) | response[10];
342 s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
343 (response[5] << 8) | response[6];
344 s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
346 trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
347 s->rspreg[1], s->rspreg[0]);
349 trace_sdhci_error("timeout waiting for command response");
350 if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
351 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
352 s->norintsts |= SDHC_NIS_ERR;
356 if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
357 (s->norintstsen & SDHC_NISEN_TRSCMP) &&
358 (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
359 s->norintsts |= SDHC_NIS_TRSCMP;
363 if (s->norintstsen & SDHC_NISEN_CMDCMP) {
364 s->norintsts |= SDHC_NIS_CMDCMP;
369 if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
371 sdhci_data_transfer(s);
375 static void sdhci_end_transfer(SDHCIState *s)
377 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
378 if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
380 uint8_t response[16];
384 trace_sdhci_end_transfer(request.cmd, request.arg);
385 sdbus_do_command(&s->sdbus, &request, response);
386 /* Auto CMD12 response goes to the upper Response register */
387 s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
388 (response[2] << 8) | response[3];
391 s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
392 SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
393 SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
395 if (s->norintstsen & SDHC_NISEN_TRSCMP) {
396 s->norintsts |= SDHC_NIS_TRSCMP;
403 * Programmed i/o data transfer
405 #define BLOCK_SIZE_MASK (4 * K_BYTE - 1)
407 /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
408 static void sdhci_read_block_from_card(SDHCIState *s)
412 const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
414 if ((s->trnmod & SDHC_TRNS_MULTI) &&
415 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
419 for (index = 0; index < blk_size; index++) {
420 data = sdbus_read_data(&s->sdbus);
421 if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
422 /* Device is not in tunning */
423 s->fifo_buffer[index] = data;
427 if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
428 /* Device is in tunning */
429 s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
430 s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
431 s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
436 /* New data now available for READ through Buffer Port Register */
437 s->prnsts |= SDHC_DATA_AVAILABLE;
438 if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
439 s->norintsts |= SDHC_NIS_RBUFRDY;
442 /* Clear DAT line active status if that was the last block */
443 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
444 ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
445 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
448 /* If stop at block gap request was set and it's not the last block of
449 * data - generate Block Event interrupt */
450 if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
452 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
453 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
454 s->norintsts |= SDHC_EIS_BLKGAP;
462 /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
463 static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
468 /* first check that a valid data exists in host controller input buffer */
469 if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
470 trace_sdhci_error("read from empty buffer");
474 for (i = 0; i < size; i++) {
475 value |= s->fifo_buffer[s->data_count] << i * 8;
477 /* check if we've read all valid data (blksize bytes) from buffer */
478 if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
479 trace_sdhci_read_dataport(s->data_count);
480 s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
481 s->data_count = 0; /* next buff read must start at position [0] */
483 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
487 /* if that was the last block of data */
488 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
489 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
490 /* stop at gap request */
491 (s->stopped_state == sdhc_gap_read &&
492 !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
493 sdhci_end_transfer(s);
494 } else { /* if there are more data, read next block from card */
495 sdhci_read_block_from_card(s);
504 /* Write data from host controller FIFO to card */
505 static void sdhci_write_block_to_card(SDHCIState *s)
509 if (s->prnsts & SDHC_SPACE_AVAILABLE) {
510 if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
511 s->norintsts |= SDHC_NIS_WBUFRDY;
517 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
518 if (s->blkcnt == 0) {
525 for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
526 sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
529 /* Next data can be written through BUFFER DATORT register */
530 s->prnsts |= SDHC_SPACE_AVAILABLE;
532 /* Finish transfer if that was the last block of data */
533 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
534 ((s->trnmod & SDHC_TRNS_MULTI) &&
535 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
536 sdhci_end_transfer(s);
537 } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
538 s->norintsts |= SDHC_NIS_WBUFRDY;
541 /* Generate Block Gap Event if requested and if not the last block */
542 if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
544 s->prnsts &= ~SDHC_DOING_WRITE;
545 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
546 s->norintsts |= SDHC_EIS_BLKGAP;
548 sdhci_end_transfer(s);
554 /* Write @size bytes of @value data to host controller @s Buffer Data Port
556 static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
560 /* Check that there is free space left in a buffer */
561 if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
562 trace_sdhci_error("Can't write to data buffer: buffer full");
566 for (i = 0; i < size; i++) {
567 s->fifo_buffer[s->data_count] = value & 0xFF;
570 if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
571 trace_sdhci_write_dataport(s->data_count);
573 s->prnsts &= ~SDHC_SPACE_AVAILABLE;
574 if (s->prnsts & SDHC_DOING_WRITE) {
575 sdhci_write_block_to_card(s);
582 * Single DMA data transfer
585 /* Multi block SDMA transfer */
586 static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
588 bool page_aligned = false;
589 unsigned int n, begin;
590 const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
591 uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
592 uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
594 if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
595 qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
599 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
600 * possible stop at page boundary if initial address is not page aligned,
601 * allow them to work properly */
602 if ((s->sdmasysad % boundary_chk) == 0) {
606 if (s->trnmod & SDHC_TRNS_READ) {
607 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
608 SDHC_DAT_LINE_ACTIVE;
610 if (s->data_count == 0) {
611 for (n = 0; n < block_size; n++) {
612 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
615 begin = s->data_count;
616 if (((boundary_count + begin) < block_size) && page_aligned) {
617 s->data_count = boundary_count + begin;
620 s->data_count = block_size;
621 boundary_count -= block_size - begin;
622 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
626 dma_memory_write(s->dma_as, s->sdmasysad,
627 &s->fifo_buffer[begin], s->data_count - begin);
628 s->sdmasysad += s->data_count - begin;
629 if (s->data_count == block_size) {
632 if (page_aligned && boundary_count == 0) {
637 s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
638 SDHC_DAT_LINE_ACTIVE;
640 begin = s->data_count;
641 if (((boundary_count + begin) < block_size) && page_aligned) {
642 s->data_count = boundary_count + begin;
645 s->data_count = block_size;
646 boundary_count -= block_size - begin;
648 dma_memory_read(s->dma_as, s->sdmasysad,
649 &s->fifo_buffer[begin], s->data_count - begin);
650 s->sdmasysad += s->data_count - begin;
651 if (s->data_count == block_size) {
652 for (n = 0; n < block_size; n++) {
653 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
656 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
660 if (page_aligned && boundary_count == 0) {
666 if (s->blkcnt == 0) {
667 sdhci_end_transfer(s);
669 if (s->norintstsen & SDHC_NISEN_DMA) {
670 s->norintsts |= SDHC_NIS_DMA;
676 /* single block SDMA transfer */
677 static void sdhci_sdma_transfer_single_block(SDHCIState *s)
680 uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
682 if (s->trnmod & SDHC_TRNS_READ) {
683 for (n = 0; n < datacnt; n++) {
684 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
686 dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
688 dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
689 for (n = 0; n < datacnt; n++) {
690 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
695 sdhci_end_transfer(s);
698 typedef struct ADMADescr {
705 static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
709 hwaddr entry_addr = (hwaddr)s->admasysaddr;
710 switch (SDHC_DMA_TYPE(s->hostctl1)) {
711 case SDHC_CTRL_ADMA2_32:
712 dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
714 adma2 = le64_to_cpu(adma2);
715 /* The spec does not specify endianness of descriptor table.
716 * We currently assume that it is LE.
718 dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
719 dscr->length = (uint16_t)extract64(adma2, 16, 16);
720 dscr->attr = (uint8_t)extract64(adma2, 0, 7);
723 case SDHC_CTRL_ADMA1_32:
724 dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
726 adma1 = le32_to_cpu(adma1);
727 dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
728 dscr->attr = (uint8_t)extract32(adma1, 0, 7);
730 if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
731 dscr->length = (uint16_t)extract32(adma1, 12, 16);
736 case SDHC_CTRL_ADMA2_64:
737 dma_memory_read(s->dma_as, entry_addr,
738 (uint8_t *)(&dscr->attr), 1);
739 dma_memory_read(s->dma_as, entry_addr + 2,
740 (uint8_t *)(&dscr->length), 2);
741 dscr->length = le16_to_cpu(dscr->length);
742 dma_memory_read(s->dma_as, entry_addr + 4,
743 (uint8_t *)(&dscr->addr), 8);
744 dscr->addr = le64_to_cpu(dscr->addr);
745 dscr->attr &= (uint8_t) ~0xC0;
751 /* Advanced DMA data transfer */
753 static void sdhci_do_adma(SDHCIState *s)
755 unsigned int n, begin, length;
756 const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
760 for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
761 s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
763 get_adma_description(s, &dscr);
764 trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
766 if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
767 /* Indicate that error occurred in ST_FDS state */
768 s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
769 s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
771 /* Generate ADMA error interrupt */
772 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
773 s->errintsts |= SDHC_EIS_ADMAERR;
774 s->norintsts |= SDHC_NIS_ERR;
781 length = dscr.length ? dscr.length : 65536;
783 switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
784 case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
786 if (s->trnmod & SDHC_TRNS_READ) {
788 if (s->data_count == 0) {
789 for (n = 0; n < block_size; n++) {
790 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
793 begin = s->data_count;
794 if ((length + begin) < block_size) {
795 s->data_count = length + begin;
798 s->data_count = block_size;
799 length -= block_size - begin;
801 dma_memory_write(s->dma_as, dscr.addr,
802 &s->fifo_buffer[begin],
803 s->data_count - begin);
804 dscr.addr += s->data_count - begin;
805 if (s->data_count == block_size) {
807 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
809 if (s->blkcnt == 0) {
817 begin = s->data_count;
818 if ((length + begin) < block_size) {
819 s->data_count = length + begin;
822 s->data_count = block_size;
823 length -= block_size - begin;
825 dma_memory_read(s->dma_as, dscr.addr,
826 &s->fifo_buffer[begin],
827 s->data_count - begin);
828 dscr.addr += s->data_count - begin;
829 if (s->data_count == block_size) {
830 for (n = 0; n < block_size; n++) {
831 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
834 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
836 if (s->blkcnt == 0) {
843 s->admasysaddr += dscr.incr;
845 case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
846 s->admasysaddr = dscr.addr;
847 trace_sdhci_adma("link", s->admasysaddr);
850 s->admasysaddr += dscr.incr;
854 if (dscr.attr & SDHC_ADMA_ATTR_INT) {
855 trace_sdhci_adma("interrupt", s->admasysaddr);
856 if (s->norintstsen & SDHC_NISEN_DMA) {
857 s->norintsts |= SDHC_NIS_DMA;
863 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
864 if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
865 (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
866 trace_sdhci_adma_transfer_completed();
867 if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
868 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
870 trace_sdhci_error("SD/MMC host ADMA length mismatch");
871 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
872 SDHC_ADMAERR_STATE_ST_TFR;
873 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
874 trace_sdhci_error("Set ADMA error flag");
875 s->errintsts |= SDHC_EIS_ADMAERR;
876 s->norintsts |= SDHC_NIS_ERR;
881 sdhci_end_transfer(s);
887 /* we have unfinished business - reschedule to continue ADMA */
888 timer_mod(s->transfer_timer,
889 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
892 /* Perform data transfer according to controller configuration */
894 static void sdhci_data_transfer(void *opaque)
896 SDHCIState *s = (SDHCIState *)opaque;
898 if (s->trnmod & SDHC_TRNS_DMA) {
899 switch (SDHC_DMA_TYPE(s->hostctl1)) {
901 if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
902 sdhci_sdma_transfer_single_block(s);
904 sdhci_sdma_transfer_multi_blocks(s);
908 case SDHC_CTRL_ADMA1_32:
909 if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
910 trace_sdhci_error("ADMA1 not supported");
916 case SDHC_CTRL_ADMA2_32:
917 if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
918 trace_sdhci_error("ADMA2 not supported");
924 case SDHC_CTRL_ADMA2_64:
925 if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
926 !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
927 trace_sdhci_error("64 bit ADMA not supported");
934 trace_sdhci_error("Unsupported DMA type");
938 if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
939 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
940 SDHC_DAT_LINE_ACTIVE;
941 sdhci_read_block_from_card(s);
943 s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
944 SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
945 sdhci_write_block_to_card(s);
950 static bool sdhci_can_issue_command(SDHCIState *s)
952 if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
953 (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
954 ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
955 ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
956 !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
963 /* The Buffer Data Port register must be accessed in sequential and
964 * continuous manner */
966 sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
968 if ((s->data_count & 0x3) != byte_num) {
969 trace_sdhci_error("Non-sequential access to Buffer Data Port register"
976 static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
978 SDHCIState *s = (SDHCIState *)opaque;
981 switch (offset & ~0x3) {
986 ret = s->blksize | (s->blkcnt << 16);
992 ret = s->trnmod | (s->cmdreg << 16);
994 case SDHC_RSPREG0 ... SDHC_RSPREG3:
995 ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
998 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
999 ret = sdhci_read_dataport(s, size);
1000 trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1008 ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
1012 ret = s->clkcon | (s->timeoutcon << 16);
1014 case SDHC_NORINTSTS:
1015 ret = s->norintsts | (s->errintsts << 16);
1017 case SDHC_NORINTSTSEN:
1018 ret = s->norintstsen | (s->errintstsen << 16);
1020 case SDHC_NORINTSIGEN:
1021 ret = s->norintsigen | (s->errintsigen << 16);
1023 case SDHC_ACMD12ERRSTS:
1024 ret = s->acmd12errsts | (s->hostctl2 << 16);
1027 ret = (uint32_t)s->capareg;
1029 case SDHC_CAPAB + 4:
1030 ret = (uint32_t)(s->capareg >> 32);
1033 ret = (uint32_t)s->maxcurr;
1035 case SDHC_MAXCURR + 4:
1036 ret = (uint32_t)(s->maxcurr >> 32);
1041 case SDHC_ADMASYSADDR:
1042 ret = (uint32_t)s->admasysaddr;
1044 case SDHC_ADMASYSADDR + 4:
1045 ret = (uint32_t)(s->admasysaddr >> 32);
1047 case SDHC_SLOT_INT_STATUS:
1048 ret = (s->version << 16) | sdhci_slotint(s);
1051 qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
1052 "not implemented\n", size, offset);
1056 ret >>= (offset & 0x3) * 8;
1057 ret &= (1ULL << (size * 8)) - 1;
1058 trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1062 static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
1064 if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
1067 s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
1069 if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
1070 (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
1071 if (s->stopped_state == sdhc_gap_read) {
1072 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1073 sdhci_read_block_from_card(s);
1075 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1076 sdhci_write_block_to_card(s);
1078 s->stopped_state = sdhc_not_stopped;
1079 } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
1080 if (s->prnsts & SDHC_DOING_READ) {
1081 s->stopped_state = sdhc_gap_read;
1082 } else if (s->prnsts & SDHC_DOING_WRITE) {
1083 s->stopped_state = sdhc_gap_write;
1088 static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
1091 case SDHC_RESET_ALL:
1094 case SDHC_RESET_CMD:
1095 s->prnsts &= ~SDHC_CMD_INHIBIT;
1096 s->norintsts &= ~SDHC_NIS_CMDCMP;
1098 case SDHC_RESET_DATA:
1100 s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
1101 SDHC_DOING_READ | SDHC_DOING_WRITE |
1102 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1103 s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1104 s->stopped_state = sdhc_not_stopped;
1105 s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1106 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1112 sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1114 SDHCIState *s = (SDHCIState *)opaque;
1115 unsigned shift = 8 * (offset & 0x3);
1116 uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1117 uint32_t value = val;
1120 switch (offset & ~0x3) {
1122 s->sdmasysad = (s->sdmasysad & mask) | value;
1123 MASKED_WRITE(s->sdmasysad, mask, value);
1124 /* Writing to last byte of sdmasysad might trigger transfer */
1125 if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1126 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
1127 if (s->trnmod & SDHC_TRNS_MULTI) {
1128 sdhci_sdma_transfer_multi_blocks(s);
1130 sdhci_sdma_transfer_single_block(s);
1135 if (!TRANSFERRING_DATA(s->prnsts)) {
1136 MASKED_WRITE(s->blksize, mask, value);
1137 MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1140 /* Limit block size to the maximum buffer size */
1141 if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
1142 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
1143 "the maximum buffer 0x%x", __func__, s->blksize,
1146 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
1151 MASKED_WRITE(s->argument, mask, value);
1154 /* DMA can be enabled only if it is supported as indicated by
1155 * capabilities register */
1156 if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
1157 value &= ~SDHC_TRNS_DMA;
1159 MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1160 MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1162 /* Writing to the upper byte of CMDREG triggers SD command generation */
1163 if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1167 sdhci_send_command(s);
1170 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1171 sdhci_write_dataport(s, value >> shift, size);
1175 if (!(mask & 0xFF0000)) {
1176 sdhci_blkgap_write(s, value >> 16);
1178 MASKED_WRITE(s->hostctl1, mask, value);
1179 MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1180 MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1181 if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1182 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1183 s->pwrcon &= ~SDHC_POWER_ON;
1187 if (!(mask & 0xFF000000)) {
1188 sdhci_reset_write(s, value >> 24);
1190 MASKED_WRITE(s->clkcon, mask, value);
1191 MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1192 if (s->clkcon & SDHC_CLOCK_INT_EN) {
1193 s->clkcon |= SDHC_CLOCK_INT_STABLE;
1195 s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1198 case SDHC_NORINTSTS:
1199 if (s->norintstsen & SDHC_NISEN_CARDINT) {
1200 value &= ~SDHC_NIS_CARDINT;
1202 s->norintsts &= mask | ~value;
1203 s->errintsts &= (mask >> 16) | ~(value >> 16);
1205 s->norintsts |= SDHC_NIS_ERR;
1207 s->norintsts &= ~SDHC_NIS_ERR;
1209 sdhci_update_irq(s);
1211 case SDHC_NORINTSTSEN:
1212 MASKED_WRITE(s->norintstsen, mask, value);
1213 MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1214 s->norintsts &= s->norintstsen;
1215 s->errintsts &= s->errintstsen;
1217 s->norintsts |= SDHC_NIS_ERR;
1219 s->norintsts &= ~SDHC_NIS_ERR;
1221 /* Quirk for Raspberry Pi: pending card insert interrupt
1222 * appears when first enabled after power on */
1223 if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
1224 assert(s->pending_insert_quirk);
1225 s->norintsts |= SDHC_NIS_INSERT;
1226 s->pending_insert_state = false;
1228 sdhci_update_irq(s);
1230 case SDHC_NORINTSIGEN:
1231 MASKED_WRITE(s->norintsigen, mask, value);
1232 MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1233 sdhci_update_irq(s);
1236 MASKED_WRITE(s->admaerr, mask, value);
1238 case SDHC_ADMASYSADDR:
1239 s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1240 (uint64_t)mask)) | (uint64_t)value;
1242 case SDHC_ADMASYSADDR + 4:
1243 s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1244 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1247 s->acmd12errsts |= value;
1248 s->errintsts |= (value >> 16) & s->errintstsen;
1249 if (s->acmd12errsts) {
1250 s->errintsts |= SDHC_EIS_CMD12ERR;
1253 s->norintsts |= SDHC_NIS_ERR;
1255 sdhci_update_irq(s);
1257 case SDHC_ACMD12ERRSTS:
1258 MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
1259 if (s->uhs_mode >= UHS_I) {
1260 MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
1262 if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
1263 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
1265 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
1271 case SDHC_CAPAB + 4:
1273 case SDHC_MAXCURR + 4:
1274 qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
1275 " <- 0x%08x read-only\n", size, offset, value >> shift);
1279 qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
1280 "not implemented\n", size, offset, value >> shift);
1283 trace_sdhci_access("wr", size << 3, offset, "<-",
1284 value >> shift, value >> shift);
1287 static const MemoryRegionOps sdhci_mmio_ops = {
1289 .write = sdhci_write,
1291 .min_access_size = 1,
1292 .max_access_size = 4,
1295 .endianness = DEVICE_LITTLE_ENDIAN,
1298 static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1300 Error *local_err = NULL;
1302 switch (s->sd_spec_version) {
1306 error_setg(errp, "Only Spec v2/v3 are supported");
1309 s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
1311 sdhci_check_capareg(s, &local_err);
1313 error_propagate(errp, local_err);
1318 /* --- qdev common --- */
1320 #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1321 DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1322 DEFINE_PROP_UINT8("uhs", _state, uhs_mode, UHS_NOT_SUPPORTED), \
1324 /* Capabilities registers provide information on supported
1325 * features of this specific host controller implementation */ \
1326 DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
1327 DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1329 static void sdhci_initfn(SDHCIState *s)
1331 qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
1332 TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1334 s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1335 s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1337 s->io_ops = &sdhci_mmio_ops;
1340 static void sdhci_uninitfn(SDHCIState *s)
1342 timer_del(s->insert_timer);
1343 timer_free(s->insert_timer);
1344 timer_del(s->transfer_timer);
1345 timer_free(s->transfer_timer);
1347 g_free(s->fifo_buffer);
1348 s->fifo_buffer = NULL;
1351 static void sdhci_common_realize(SDHCIState *s, Error **errp)
1353 Error *local_err = NULL;
1355 sdhci_init_readonly_registers(s, &local_err);
1357 error_propagate(errp, local_err);
1360 s->buf_maxsz = sdhci_get_fifolen(s);
1361 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1363 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1364 SDHC_REGISTERS_MAP_SIZE);
1367 static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
1369 /* This function is expected to be called only once for each class:
1370 * - SysBus: via DeviceClass->unrealize(),
1371 * - PCI: via PCIDeviceClass->exit().
1372 * However to avoid double-free and/or use-after-free we still nullify
1373 * this variable (better safe than sorry!). */
1374 g_free(s->fifo_buffer);
1375 s->fifo_buffer = NULL;
1378 static bool sdhci_pending_insert_vmstate_needed(void *opaque)
1380 SDHCIState *s = opaque;
1382 return s->pending_insert_state;
1385 static const VMStateDescription sdhci_pending_insert_vmstate = {
1386 .name = "sdhci/pending-insert",
1388 .minimum_version_id = 1,
1389 .needed = sdhci_pending_insert_vmstate_needed,
1390 .fields = (VMStateField[]) {
1391 VMSTATE_BOOL(pending_insert_state, SDHCIState),
1392 VMSTATE_END_OF_LIST()
1396 const VMStateDescription sdhci_vmstate = {
1399 .minimum_version_id = 1,
1400 .fields = (VMStateField[]) {
1401 VMSTATE_UINT32(sdmasysad, SDHCIState),
1402 VMSTATE_UINT16(blksize, SDHCIState),
1403 VMSTATE_UINT16(blkcnt, SDHCIState),
1404 VMSTATE_UINT32(argument, SDHCIState),
1405 VMSTATE_UINT16(trnmod, SDHCIState),
1406 VMSTATE_UINT16(cmdreg, SDHCIState),
1407 VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1408 VMSTATE_UINT32(prnsts, SDHCIState),
1409 VMSTATE_UINT8(hostctl1, SDHCIState),
1410 VMSTATE_UINT8(pwrcon, SDHCIState),
1411 VMSTATE_UINT8(blkgap, SDHCIState),
1412 VMSTATE_UINT8(wakcon, SDHCIState),
1413 VMSTATE_UINT16(clkcon, SDHCIState),
1414 VMSTATE_UINT8(timeoutcon, SDHCIState),
1415 VMSTATE_UINT8(admaerr, SDHCIState),
1416 VMSTATE_UINT16(norintsts, SDHCIState),
1417 VMSTATE_UINT16(errintsts, SDHCIState),
1418 VMSTATE_UINT16(norintstsen, SDHCIState),
1419 VMSTATE_UINT16(errintstsen, SDHCIState),
1420 VMSTATE_UINT16(norintsigen, SDHCIState),
1421 VMSTATE_UINT16(errintsigen, SDHCIState),
1422 VMSTATE_UINT16(acmd12errsts, SDHCIState),
1423 VMSTATE_UINT16(data_count, SDHCIState),
1424 VMSTATE_UINT64(admasysaddr, SDHCIState),
1425 VMSTATE_UINT8(stopped_state, SDHCIState),
1426 VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1427 VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1428 VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1429 VMSTATE_END_OF_LIST()
1431 .subsections = (const VMStateDescription*[]) {
1432 &sdhci_pending_insert_vmstate,
1437 static void sdhci_common_class_init(ObjectClass *klass, void *data)
1439 DeviceClass *dc = DEVICE_CLASS(klass);
1441 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1442 dc->vmsd = &sdhci_vmstate;
1443 dc->reset = sdhci_poweron_reset;
1446 /* --- qdev PCI --- */
1448 static Property sdhci_pci_properties[] = {
1449 DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1450 DEFINE_PROP_END_OF_LIST(),
1453 static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1455 SDHCIState *s = PCI_SDHCI(dev);
1456 Error *local_err = NULL;
1459 sdhci_common_realize(s, errp);
1461 error_propagate(errp, local_err);
1465 dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1466 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1467 s->irq = pci_allocate_irq(dev);
1468 s->dma_as = pci_get_address_space(dev);
1469 pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1472 static void sdhci_pci_exit(PCIDevice *dev)
1474 SDHCIState *s = PCI_SDHCI(dev);
1476 sdhci_common_unrealize(s, &error_abort);
1480 static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1482 DeviceClass *dc = DEVICE_CLASS(klass);
1483 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1485 k->realize = sdhci_pci_realize;
1486 k->exit = sdhci_pci_exit;
1487 k->vendor_id = PCI_VENDOR_ID_REDHAT;
1488 k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1489 k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1490 dc->props = sdhci_pci_properties;
1492 sdhci_common_class_init(klass, data);
1495 static const TypeInfo sdhci_pci_info = {
1496 .name = TYPE_PCI_SDHCI,
1497 .parent = TYPE_PCI_DEVICE,
1498 .instance_size = sizeof(SDHCIState),
1499 .class_init = sdhci_pci_class_init,
1500 .interfaces = (InterfaceInfo[]) {
1501 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1506 /* --- qdev SysBus --- */
1508 static Property sdhci_sysbus_properties[] = {
1509 DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1510 DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
1512 DEFINE_PROP_LINK("dma", SDHCIState,
1513 dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
1514 DEFINE_PROP_END_OF_LIST(),
1517 static void sdhci_sysbus_init(Object *obj)
1519 SDHCIState *s = SYSBUS_SDHCI(obj);
1524 static void sdhci_sysbus_finalize(Object *obj)
1526 SDHCIState *s = SYSBUS_SDHCI(obj);
1529 object_unparent(OBJECT(s->dma_mr));
1535 static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
1537 SDHCIState *s = SYSBUS_SDHCI(dev);
1538 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1539 Error *local_err = NULL;
1541 sdhci_common_realize(s, errp);
1543 error_propagate(errp, local_err);
1548 s->dma_as = &s->sysbus_dma_as;
1549 address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
1551 /* use system_memory() if property "dma" not set */
1552 s->dma_as = &address_space_memory;
1555 sysbus_init_irq(sbd, &s->irq);
1557 memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1558 SDHC_REGISTERS_MAP_SIZE);
1560 sysbus_init_mmio(sbd, &s->iomem);
1563 static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
1565 SDHCIState *s = SYSBUS_SDHCI(dev);
1567 sdhci_common_unrealize(s, &error_abort);
1570 address_space_destroy(s->dma_as);
1574 static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1576 DeviceClass *dc = DEVICE_CLASS(klass);
1578 dc->props = sdhci_sysbus_properties;
1579 dc->realize = sdhci_sysbus_realize;
1580 dc->unrealize = sdhci_sysbus_unrealize;
1582 sdhci_common_class_init(klass, data);
1585 static const TypeInfo sdhci_sysbus_info = {
1586 .name = TYPE_SYSBUS_SDHCI,
1587 .parent = TYPE_SYS_BUS_DEVICE,
1588 .instance_size = sizeof(SDHCIState),
1589 .instance_init = sdhci_sysbus_init,
1590 .instance_finalize = sdhci_sysbus_finalize,
1591 .class_init = sdhci_sysbus_class_init,
1594 /* --- qdev bus master --- */
1596 static void sdhci_bus_class_init(ObjectClass *klass, void *data)
1598 SDBusClass *sbc = SD_BUS_CLASS(klass);
1600 sbc->set_inserted = sdhci_set_inserted;
1601 sbc->set_readonly = sdhci_set_readonly;
1604 static const TypeInfo sdhci_bus_info = {
1605 .name = TYPE_SDHCI_BUS,
1606 .parent = TYPE_SD_BUS,
1607 .instance_size = sizeof(SDBus),
1608 .class_init = sdhci_bus_class_init,
1611 static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1613 SDHCIState *s = SYSBUS_SDHCI(opaque);
1619 return sdhci_read(opaque, offset, size);
1623 * For a detailed explanation on the following bit
1624 * manipulation code see comments in a similar part of
1627 hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1629 if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
1630 hostctl1 |= ESDHC_CTRL_8BITBUS;
1633 if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
1634 hostctl1 |= ESDHC_CTRL_4BITBUS;
1638 ret |= (uint32_t)s->blkgap << 16;
1639 ret |= (uint32_t)s->wakcon << 24;
1643 case ESDHC_DLL_CTRL:
1644 case ESDHC_TUNE_CTRL_STATUS:
1645 case ESDHC_UNDOCUMENTED_REG27:
1646 case ESDHC_TUNING_CTRL:
1647 case ESDHC_VENDOR_SPEC:
1648 case ESDHC_MIX_CTRL:
1649 case ESDHC_WTMK_LVL:
1658 usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1660 SDHCIState *s = SYSBUS_SDHCI(opaque);
1662 uint32_t value = (uint32_t)val;
1665 case ESDHC_DLL_CTRL:
1666 case ESDHC_TUNE_CTRL_STATUS:
1667 case ESDHC_UNDOCUMENTED_REG27:
1668 case ESDHC_TUNING_CTRL:
1669 case ESDHC_WTMK_LVL:
1670 case ESDHC_VENDOR_SPEC:
1675 * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1678 * |-----------+--------+--------+-----------+----------+---------|
1679 * | Card | Card | Endian | DATA3 | Data | Led |
1680 * | Detect | Detect | Mode | as Card | Transfer | Control |
1681 * | Signal | Test | | Detection | Width | |
1682 * | Selection | Level | | Pin | | |
1683 * |-----------+--------+--------+-----------+----------+---------|
1688 * |----------+------|
1689 * | Reserved | DMA |
1692 * |----------+------|
1694 * and here's what SDCHI spec expects those offsets to be:
1696 * 0x28 (Host Control Register)
1699 * |--------+--------+----------+------+--------+----------+---------|
1700 * | Card | Card | Extended | DMA | High | Data | LED |
1701 * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
1702 * | Signal | Test | Transfer | | Enable | Width | |
1703 * | Sel. | Level | Width | | | | |
1704 * |--------+--------+----------+------+--------+----------+---------|
1706 * and 0x29 (Power Control Register)
1708 * |----------------------------------|
1709 * | Power Control Register |
1711 * | Description omitted, |
1712 * | since it has no analog in ESDHCI |
1714 * |----------------------------------|
1716 * Since offsets 0x2A and 0x2B should be compatible between
1717 * both IP specs we only need to reconcile least 16-bit of the
1718 * word we've been given.
1722 * First, save bits 7 6 and 0 since they are identical
1724 hostctl1 = value & (SDHC_CTRL_LED |
1725 SDHC_CTRL_CDTEST_INS |
1726 SDHC_CTRL_CDTEST_EN);
1728 * Second, split "Data Transfer Width" from bits 2 and 1 in to
1731 if (value & ESDHC_CTRL_8BITBUS) {
1732 hostctl1 |= SDHC_CTRL_8BITBUS;
1735 if (value & ESDHC_CTRL_4BITBUS) {
1736 hostctl1 |= ESDHC_CTRL_4BITBUS;
1740 * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1742 hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1745 * Now place the corrected value into low 16-bit of the value
1746 * we are going to give standard SDHCI write function
1748 * NOTE: This transformation should be the inverse of what can
1749 * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1752 value &= ~UINT16_MAX;
1754 value |= (uint16_t)s->pwrcon << 8;
1756 sdhci_write(opaque, offset, value, size);
1759 case ESDHC_MIX_CTRL:
1761 * So, when SD/MMC stack in Linux tries to write to "Transfer
1762 * Mode Register", ESDHC i.MX quirk code will translate it
1763 * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1764 * order to get where we started
1766 * Note that Auto CMD23 Enable bit is located in a wrong place
1767 * on i.MX, but since it is not used by QEMU we do not care.
1769 * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1770 * here becuase it will result in a call to
1771 * sdhci_send_command(s) which we don't want.
1774 s->trnmod = value & UINT16_MAX;
1778 * Similar to above, but this time a write to "Command
1779 * Register" will be translated into a 4-byte write to
1780 * "Transfer Mode register" where lower 16-bit of value would
1781 * be set to zero. So what we do is fill those bits with
1782 * cached value from s->trnmod and let the SDHCI
1783 * infrastructure handle the rest
1785 sdhci_write(opaque, offset, val | s->trnmod, size);
1789 * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1790 * Linux driver will try to zero this field out which will
1791 * break the rest of SDHCI emulation.
1793 * Linux defaults to maximum possible setting (512K boundary)
1794 * and it seems to be the only option that i.MX IP implements,
1795 * so we artificially set it to that value.
1800 sdhci_write(opaque, offset, val, size);
1806 static const MemoryRegionOps usdhc_mmio_ops = {
1808 .write = usdhc_write,
1810 .min_access_size = 1,
1811 .max_access_size = 4,
1814 .endianness = DEVICE_LITTLE_ENDIAN,
1817 static void imx_usdhc_init(Object *obj)
1819 SDHCIState *s = SYSBUS_SDHCI(obj);
1821 s->io_ops = &usdhc_mmio_ops;
1822 s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1825 static const TypeInfo imx_usdhc_info = {
1826 .name = TYPE_IMX_USDHC,
1827 .parent = TYPE_SYSBUS_SDHCI,
1828 .instance_init = imx_usdhc_init,
1831 static void sdhci_register_types(void)
1833 type_register_static(&sdhci_pci_info);
1834 type_register_static(&sdhci_sysbus_info);
1835 type_register_static(&sdhci_bus_info);
1836 type_register_static(&imx_usdhc_info);
1839 type_init(sdhci_register_types)