]>
Commit | Line | Data |
---|---|---|
5fafdf24 | 1 | /* |
20dcee94 PB |
2 | * Motorola ColdFire MCF5208 SoC emulation. |
3 | * | |
4 | * Copyright (c) 2007 CodeSourcery. | |
5 | * | |
8e31bf38 | 6 | * This code is licensed under the GPL |
20dcee94 | 7 | */ |
87ecb68b PB |
8 | #include "hw.h" |
9 | #include "mcf.h" | |
10 | #include "qemu-timer.h" | |
11 | #include "sysemu.h" | |
12 | #include "net.h" | |
13 | #include "boards.h" | |
ca20cf32 BS |
14 | #include "loader.h" |
15 | #include "elf.h" | |
c378b364 | 16 | #include "exec-memory.h" |
20dcee94 PB |
17 | |
18 | #define SYS_FREQ 66000000 | |
19 | ||
20 | #define PCSR_EN 0x0001 | |
21 | #define PCSR_RLD 0x0002 | |
22 | #define PCSR_PIF 0x0004 | |
23 | #define PCSR_PIE 0x0008 | |
24 | #define PCSR_OVW 0x0010 | |
25 | #define PCSR_DBG 0x0020 | |
26 | #define PCSR_DOZE 0x0040 | |
27 | #define PCSR_PRE_SHIFT 8 | |
28 | #define PCSR_PRE_MASK 0x0f00 | |
29 | ||
30 | typedef struct { | |
c378b364 | 31 | MemoryRegion iomem; |
20dcee94 PB |
32 | qemu_irq irq; |
33 | ptimer_state *timer; | |
34 | uint16_t pcsr; | |
35 | uint16_t pmr; | |
36 | uint16_t pcntr; | |
37 | } m5208_timer_state; | |
38 | ||
39 | static void m5208_timer_update(m5208_timer_state *s) | |
40 | { | |
41 | if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF)) | |
42 | qemu_irq_raise(s->irq); | |
43 | else | |
44 | qemu_irq_lower(s->irq); | |
45 | } | |
46 | ||
c227f099 | 47 | static void m5208_timer_write(void *opaque, target_phys_addr_t offset, |
c378b364 | 48 | uint64_t value, unsigned size) |
20dcee94 | 49 | { |
8da3ff18 | 50 | m5208_timer_state *s = (m5208_timer_state *)opaque; |
20dcee94 PB |
51 | int prescale; |
52 | int limit; | |
53 | switch (offset) { | |
54 | case 0: | |
55 | /* The PIF bit is set-to-clear. */ | |
56 | if (value & PCSR_PIF) { | |
57 | s->pcsr &= ~PCSR_PIF; | |
58 | value &= ~PCSR_PIF; | |
59 | } | |
60 | /* Avoid frobbing the timer if we're just twiddling IRQ bits. */ | |
61 | if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) { | |
62 | s->pcsr = value; | |
63 | m5208_timer_update(s); | |
64 | return; | |
65 | } | |
66 | ||
67 | if (s->pcsr & PCSR_EN) | |
68 | ptimer_stop(s->timer); | |
69 | ||
70 | s->pcsr = value; | |
71 | ||
72 | prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT); | |
73 | ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale); | |
74 | if (s->pcsr & PCSR_RLD) | |
20dcee94 | 75 | limit = s->pmr; |
6d9db39c PB |
76 | else |
77 | limit = 0xffff; | |
20dcee94 PB |
78 | ptimer_set_limit(s->timer, limit, 0); |
79 | ||
80 | if (s->pcsr & PCSR_EN) | |
81 | ptimer_run(s->timer, 0); | |
82 | break; | |
83 | case 2: | |
84 | s->pmr = value; | |
85 | s->pcsr &= ~PCSR_PIF; | |
6d9db39c PB |
86 | if ((s->pcsr & PCSR_RLD) == 0) { |
87 | if (s->pcsr & PCSR_OVW) | |
88 | ptimer_set_count(s->timer, value); | |
89 | } else { | |
90 | ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | |
91 | } | |
20dcee94 PB |
92 | break; |
93 | case 4: | |
94 | break; | |
95 | default: | |
2ac71179 | 96 | hw_error("m5208_timer_write: Bad offset 0x%x\n", (int)offset); |
8da3ff18 | 97 | break; |
20dcee94 PB |
98 | } |
99 | m5208_timer_update(s); | |
100 | } | |
101 | ||
102 | static void m5208_timer_trigger(void *opaque) | |
103 | { | |
104 | m5208_timer_state *s = (m5208_timer_state *)opaque; | |
105 | s->pcsr |= PCSR_PIF; | |
106 | m5208_timer_update(s); | |
107 | } | |
108 | ||
c378b364 AK |
109 | static uint64_t m5208_timer_read(void *opaque, target_phys_addr_t addr, |
110 | unsigned size) | |
8da3ff18 PB |
111 | { |
112 | m5208_timer_state *s = (m5208_timer_state *)opaque; | |
113 | switch (addr) { | |
114 | case 0: | |
115 | return s->pcsr; | |
116 | case 2: | |
117 | return s->pmr; | |
118 | case 4: | |
119 | return ptimer_get_count(s->timer); | |
120 | default: | |
2ac71179 | 121 | hw_error("m5208_timer_read: Bad offset 0x%x\n", (int)addr); |
8da3ff18 PB |
122 | return 0; |
123 | } | |
124 | } | |
125 | ||
c378b364 AK |
126 | static const MemoryRegionOps m5208_timer_ops = { |
127 | .read = m5208_timer_read, | |
128 | .write = m5208_timer_write, | |
129 | .endianness = DEVICE_NATIVE_ENDIAN, | |
8da3ff18 PB |
130 | }; |
131 | ||
c378b364 AK |
132 | static uint64_t m5208_sys_read(void *opaque, target_phys_addr_t addr, |
133 | unsigned size) | |
20dcee94 | 134 | { |
20dcee94 | 135 | switch (addr) { |
8da3ff18 | 136 | case 0x110: /* SDCS0 */ |
20dcee94 PB |
137 | { |
138 | int n; | |
139 | for (n = 0; n < 32; n++) { | |
140 | if (ram_size < (2u << n)) | |
141 | break; | |
142 | } | |
143 | return (n - 1) | 0x40000000; | |
144 | } | |
8da3ff18 | 145 | case 0x114: /* SDCS1 */ |
20dcee94 PB |
146 | return 0; |
147 | ||
148 | default: | |
2ac71179 | 149 | hw_error("m5208_sys_read: Bad offset 0x%x\n", (int)addr); |
20dcee94 PB |
150 | return 0; |
151 | } | |
152 | } | |
153 | ||
c227f099 | 154 | static void m5208_sys_write(void *opaque, target_phys_addr_t addr, |
c378b364 | 155 | uint64_t value, unsigned size) |
20dcee94 | 156 | { |
2ac71179 | 157 | hw_error("m5208_sys_write: Bad offset 0x%x\n", (int)addr); |
20dcee94 PB |
158 | } |
159 | ||
c378b364 AK |
160 | static const MemoryRegionOps m5208_sys_ops = { |
161 | .read = m5208_sys_read, | |
162 | .write = m5208_sys_write, | |
163 | .endianness = DEVICE_NATIVE_ENDIAN, | |
20dcee94 PB |
164 | }; |
165 | ||
c378b364 | 166 | static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic) |
20dcee94 | 167 | { |
c378b364 | 168 | MemoryRegion *iomem = g_new(MemoryRegion, 1); |
8da3ff18 | 169 | m5208_timer_state *s; |
20dcee94 PB |
170 | QEMUBH *bh; |
171 | int i; | |
172 | ||
20dcee94 | 173 | /* SDRAMC. */ |
c378b364 AK |
174 | memory_region_init_io(iomem, &m5208_sys_ops, NULL, "m5208-sys", 0x00004000); |
175 | memory_region_add_subregion(address_space, 0xfc0a8000, iomem); | |
20dcee94 PB |
176 | /* Timers. */ |
177 | for (i = 0; i < 2; i++) { | |
7267c094 | 178 | s = (m5208_timer_state *)g_malloc0(sizeof(m5208_timer_state)); |
8da3ff18 PB |
179 | bh = qemu_bh_new(m5208_timer_trigger, s); |
180 | s->timer = ptimer_init(bh); | |
c378b364 AK |
181 | memory_region_init_io(&s->iomem, &m5208_timer_ops, s, |
182 | "m5208-timer", 0x00004000); | |
183 | memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i, | |
184 | &s->iomem); | |
8da3ff18 | 185 | s->irq = pic[4 + i]; |
20dcee94 PB |
186 | } |
187 | } | |
188 | ||
c227f099 | 189 | static void mcf5208evb_init(ram_addr_t ram_size, |
3023f332 | 190 | const char *boot_device, |
20dcee94 PB |
191 | const char *kernel_filename, const char *kernel_cmdline, |
192 | const char *initrd_filename, const char *cpu_model) | |
193 | { | |
194 | CPUState *env; | |
195 | int kernel_size; | |
196 | uint64_t elf_entry; | |
c227f099 | 197 | target_phys_addr_t entry; |
20dcee94 | 198 | qemu_irq *pic; |
c378b364 AK |
199 | MemoryRegion *address_space_mem = get_system_memory(); |
200 | MemoryRegion *ram = g_new(MemoryRegion, 1); | |
201 | MemoryRegion *sram = g_new(MemoryRegion, 1); | |
20dcee94 | 202 | |
20dcee94 PB |
203 | if (!cpu_model) |
204 | cpu_model = "m5208"; | |
aaed909a FB |
205 | env = cpu_init(cpu_model); |
206 | if (!env) { | |
207 | fprintf(stderr, "Unable to find m68k CPU definition\n"); | |
208 | exit(1); | |
20dcee94 PB |
209 | } |
210 | ||
211 | /* Initialize CPU registers. */ | |
212 | env->vbr = 0; | |
213 | /* TODO: Configure BARs. */ | |
214 | ||
dcac9679 | 215 | /* DRAM at 0x40000000 */ |
c5705a77 AK |
216 | memory_region_init_ram(ram, "mcf5208.ram", ram_size); |
217 | vmstate_register_ram_global(ram); | |
c378b364 | 218 | memory_region_add_subregion(address_space_mem, 0x40000000, ram); |
20dcee94 PB |
219 | |
220 | /* Internal SRAM. */ | |
c5705a77 AK |
221 | memory_region_init_ram(sram, "mcf5208.sram", 16384); |
222 | vmstate_register_ram_global(sram); | |
c378b364 | 223 | memory_region_add_subregion(address_space_mem, 0x80000000, sram); |
20dcee94 PB |
224 | |
225 | /* Internal peripherals. */ | |
663d9446 | 226 | pic = mcf_intc_init(address_space_mem, 0xfc048000, env); |
20dcee94 | 227 | |
aa6e4986 BC |
228 | mcf_uart_mm_init(address_space_mem, 0xfc060000, pic[26], serial_hds[0]); |
229 | mcf_uart_mm_init(address_space_mem, 0xfc064000, pic[27], serial_hds[1]); | |
230 | mcf_uart_mm_init(address_space_mem, 0xfc068000, pic[28], serial_hds[2]); | |
20dcee94 | 231 | |
c378b364 | 232 | mcf5208_sys_init(address_space_mem, pic); |
20dcee94 | 233 | |
7e049b8a PB |
234 | if (nb_nics > 1) { |
235 | fprintf(stderr, "Too many NICs\n"); | |
236 | exit(1); | |
237 | } | |
0ae18cee | 238 | if (nd_table[0].vlan) |
c65fc1df BC |
239 | mcf_fec_init(address_space_mem, &nd_table[0], |
240 | 0xfc030000, pic + 36); | |
7e049b8a | 241 | |
20dcee94 PB |
242 | /* 0xfc000000 SCM. */ |
243 | /* 0xfc004000 XBS. */ | |
244 | /* 0xfc008000 FlexBus CS. */ | |
7e049b8a | 245 | /* 0xfc030000 FEC. */ |
20dcee94 PB |
246 | /* 0xfc040000 SCM + Power management. */ |
247 | /* 0xfc044000 eDMA. */ | |
248 | /* 0xfc048000 INTC. */ | |
249 | /* 0xfc058000 I2C. */ | |
250 | /* 0xfc05c000 QSPI. */ | |
251 | /* 0xfc060000 UART0. */ | |
252 | /* 0xfc064000 UART0. */ | |
253 | /* 0xfc068000 UART0. */ | |
254 | /* 0xfc070000 DMA timers. */ | |
255 | /* 0xfc080000 PIT0. */ | |
256 | /* 0xfc084000 PIT1. */ | |
257 | /* 0xfc088000 EPORT. */ | |
258 | /* 0xfc08c000 Watchdog. */ | |
259 | /* 0xfc090000 clock module. */ | |
260 | /* 0xfc0a0000 CCM + reset. */ | |
261 | /* 0xfc0a4000 GPIO. */ | |
262 | /* 0xfc0a8000 SDRAM controller. */ | |
263 | ||
264 | /* Load kernel. */ | |
265 | if (!kernel_filename) { | |
266 | fprintf(stderr, "Kernel image must be specified\n"); | |
267 | exit(1); | |
268 | } | |
269 | ||
409dbce5 AJ |
270 | kernel_size = load_elf(kernel_filename, NULL, NULL, &elf_entry, |
271 | NULL, NULL, 1, ELF_MACHINE, 0); | |
20dcee94 PB |
272 | entry = elf_entry; |
273 | if (kernel_size < 0) { | |
5a9154e0 | 274 | kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL); |
20dcee94 PB |
275 | } |
276 | if (kernel_size < 0) { | |
dcac9679 PB |
277 | kernel_size = load_image_targphys(kernel_filename, 0x40000000, |
278 | ram_size); | |
279 | entry = 0x40000000; | |
20dcee94 PB |
280 | } |
281 | if (kernel_size < 0) { | |
282 | fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename); | |
283 | exit(1); | |
284 | } | |
285 | ||
286 | env->pc = entry; | |
287 | } | |
288 | ||
f80f9ec9 | 289 | static QEMUMachine mcf5208evb_machine = { |
4b32e168 AL |
290 | .name = "mcf5208evb", |
291 | .desc = "MCF5206EVB", | |
292 | .init = mcf5208evb_init, | |
0c257437 | 293 | .is_default = 1, |
20dcee94 | 294 | }; |
f80f9ec9 AL |
295 | |
296 | static void mcf5208evb_machine_init(void) | |
297 | { | |
298 | qemu_register_machine(&mcf5208evb_machine); | |
299 | } | |
300 | ||
301 | machine_init(mcf5208evb_machine_init); |