]>
Commit | Line | Data |
---|---|---|
b00052e4 AZ |
1 | /* |
2 | * PXA270-based Clamshell PDA platforms. | |
3 | * | |
4 | * Copyright (c) 2006 Openedhand Ltd. | |
5 | * Written by Andrzej Zaborowski <[email protected]> | |
6 | * | |
7 | * This code is licensed under the GNU GPL v2. | |
6b620ca3 PB |
8 | * |
9 | * Contributions after 2012-01-13 are licensed under the terms of the | |
10 | * GNU GPL, version 2 or (at your option) any later version. | |
b00052e4 AZ |
11 | */ |
12 | ||
12b16722 | 13 | #include "qemu/osdep.h" |
da34e65c | 14 | #include "qapi/error.h" |
0d09e41a | 15 | #include "hw/arm/pxa.h" |
12ec8bd5 | 16 | #include "hw/arm/boot.h" |
54d31236 | 17 | #include "sysemu/runstate.h" |
9c17d615 | 18 | #include "sysemu/sysemu.h" |
83c9f4ca | 19 | #include "hw/pcmcia.h" |
a27bd6c7 | 20 | #include "hw/qdev-properties.h" |
0d09e41a | 21 | #include "hw/i2c/i2c.h" |
64552b6b | 22 | #include "hw/irq.h" |
8fd06719 | 23 | #include "hw/ssi/ssi.h" |
0d09e41a | 24 | #include "hw/block/flash.h" |
1de7afc9 | 25 | #include "qemu/timer.h" |
0d09e41a | 26 | #include "hw/arm/sharpsl.h" |
28ecbaee | 27 | #include "ui/console.h" |
7ab14c5a | 28 | #include "hw/audio/wm8750.h" |
87ecb68b | 29 | #include "audio/audio.h" |
83c9f4ca | 30 | #include "hw/boards.h" |
83c9f4ca | 31 | #include "hw/sysbus.h" |
d6454270 | 32 | #include "migration/vmstate.h" |
022c62cb | 33 | #include "exec/address-spaces.h" |
ba1ba5cc | 34 | #include "cpu.h" |
b00052e4 | 35 | |
b00052e4 | 36 | #undef REG_FMT |
f6319db2 | 37 | #define REG_FMT "0x%02lx" |
b00052e4 AZ |
38 | |
39 | /* Spitz Flash */ | |
f6319db2 PM |
40 | #define FLASH_BASE 0x0c000000 |
41 | #define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ | |
42 | #define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */ | |
43 | #define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */ | |
44 | #define FLASH_ECCCNTR 0x0c /* ECC byte counter */ | |
45 | #define FLASH_ECCCLRR 0x10 /* Clear ECC */ | |
46 | #define FLASH_FLASHIO 0x14 /* Flash I/O */ | |
47 | #define FLASH_FLASHCTL 0x18 /* Flash Control */ | |
48 | ||
49 | #define FLASHCTL_CE0 (1 << 0) | |
50 | #define FLASHCTL_CLE (1 << 1) | |
51 | #define FLASHCTL_ALE (1 << 2) | |
52 | #define FLASHCTL_WP (1 << 3) | |
53 | #define FLASHCTL_CE1 (1 << 4) | |
54 | #define FLASHCTL_RYBY (1 << 5) | |
55 | #define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1) | |
b00052e4 | 56 | |
7eb8104a AF |
57 | #define TYPE_SL_NAND "sl-nand" |
58 | #define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND) | |
59 | ||
bc24a225 | 60 | typedef struct { |
7eb8104a AF |
61 | SysBusDevice parent_obj; |
62 | ||
7cc09e6c | 63 | MemoryRegion iomem; |
d4220389 | 64 | DeviceState *nand; |
b00052e4 | 65 | uint8_t ctl; |
34f9f0b5 DES |
66 | uint8_t manf_id; |
67 | uint8_t chip_id; | |
bc24a225 PB |
68 | ECCState ecc; |
69 | } SLNANDState; | |
b00052e4 | 70 | |
a8170e5e | 71 | static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size) |
b00052e4 | 72 | { |
bc24a225 | 73 | SLNANDState *s = (SLNANDState *) opaque; |
b00052e4 | 74 | int ryby; |
b00052e4 AZ |
75 | |
76 | switch (addr) { | |
f6319db2 | 77 | #define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to)) |
b00052e4 AZ |
78 | case FLASH_ECCLPLB: |
79 | return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) | | |
80 | BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7); | |
81 | ||
f6319db2 | 82 | #define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to)) |
b00052e4 AZ |
83 | case FLASH_ECCLPUB: |
84 | return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) | | |
85 | BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7); | |
86 | ||
87 | case FLASH_ECCCP: | |
88 | return s->ecc.cp; | |
89 | ||
90 | case FLASH_ECCCNTR: | |
91 | return s->ecc.count & 0xff; | |
92 | ||
93 | case FLASH_FLASHCTL: | |
94 | nand_getpins(s->nand, &ryby); | |
95 | if (ryby) | |
96 | return s->ctl | FLASHCTL_RYBY; | |
97 | else | |
98 | return s->ctl; | |
99 | ||
100 | case FLASH_FLASHIO: | |
7cc09e6c AK |
101 | if (size == 4) { |
102 | return ecc_digest(&s->ecc, nand_getio(s->nand)) | | |
103 | (ecc_digest(&s->ecc, nand_getio(s->nand)) << 16); | |
104 | } | |
b00052e4 AZ |
105 | return ecc_digest(&s->ecc, nand_getio(s->nand)); |
106 | ||
107 | default: | |
a8b7063b | 108 | zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
b00052e4 AZ |
109 | } |
110 | return 0; | |
111 | } | |
112 | ||
a8170e5e | 113 | static void sl_write(void *opaque, hwaddr addr, |
7cc09e6c | 114 | uint64_t value, unsigned size) |
b00052e4 | 115 | { |
bc24a225 | 116 | SLNANDState *s = (SLNANDState *) opaque; |
b00052e4 AZ |
117 | |
118 | switch (addr) { | |
119 | case FLASH_ECCCLRR: | |
120 | /* Value is ignored. */ | |
121 | ecc_reset(&s->ecc); | |
122 | break; | |
123 | ||
124 | case FLASH_FLASHCTL: | |
125 | s->ctl = value & 0xff & ~FLASHCTL_RYBY; | |
126 | nand_setpins(s->nand, | |
127 | s->ctl & FLASHCTL_CLE, | |
128 | s->ctl & FLASHCTL_ALE, | |
129 | s->ctl & FLASHCTL_NCE, | |
130 | s->ctl & FLASHCTL_WP, | |
131 | 0); | |
132 | break; | |
133 | ||
134 | case FLASH_FLASHIO: | |
135 | nand_setio(s->nand, ecc_digest(&s->ecc, value & 0xff)); | |
136 | break; | |
137 | ||
138 | default: | |
a8b7063b | 139 | zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
b00052e4 AZ |
140 | } |
141 | } | |
142 | ||
143 | enum { | |
144 | FLASH_128M, | |
145 | FLASH_1024M, | |
146 | }; | |
147 | ||
7cc09e6c AK |
148 | static const MemoryRegionOps sl_ops = { |
149 | .read = sl_read, | |
150 | .write = sl_write, | |
151 | .endianness = DEVICE_NATIVE_ENDIAN, | |
34f9f0b5 DES |
152 | }; |
153 | ||
bc24a225 | 154 | static void sl_flash_register(PXA2xxState *cpu, int size) |
b00052e4 | 155 | { |
34f9f0b5 DES |
156 | DeviceState *dev; |
157 | ||
3e80f690 | 158 | dev = qdev_new(TYPE_SL_NAND); |
34f9f0b5 DES |
159 | |
160 | qdev_prop_set_uint8(dev, "manf_id", NAND_MFR_SAMSUNG); | |
161 | if (size == FLASH_128M) | |
162 | qdev_prop_set_uint8(dev, "chip_id", 0x73); | |
163 | else if (size == FLASH_1024M) | |
164 | qdev_prop_set_uint8(dev, "chip_id", 0xf1); | |
165 | ||
3c6ef471 | 166 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
1356b98d | 167 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, FLASH_BASE); |
34f9f0b5 DES |
168 | } |
169 | ||
f68575c9 | 170 | static void sl_nand_init(Object *obj) |
7eb8104a | 171 | { |
f68575c9 XZ |
172 | SLNANDState *s = SL_NAND(obj); |
173 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | |
34f9f0b5 | 174 | |
b00052e4 | 175 | s->ctl = 0; |
07bc425e TH |
176 | |
177 | memory_region_init_io(&s->iomem, obj, &sl_ops, s, "sl", 0x40); | |
178 | sysbus_init_mmio(dev, &s->iomem); | |
179 | } | |
180 | ||
181 | static void sl_nand_realize(DeviceState *dev, Error **errp) | |
182 | { | |
183 | SLNANDState *s = SL_NAND(dev); | |
184 | DriveInfo *nand; | |
185 | ||
af9e40aa | 186 | /* FIXME use a qdev drive property instead of drive_get() */ |
522f253c | 187 | nand = drive_get(IF_MTD, 0, 0); |
4be74634 | 188 | s->nand = nand_init(nand ? blk_by_legacy_dinfo(nand) : NULL, |
fa1d36df | 189 | s->manf_id, s->chip_id); |
b00052e4 AZ |
190 | } |
191 | ||
192 | /* Spitz Keyboard */ | |
193 | ||
f6319db2 PM |
194 | #define SPITZ_KEY_STROBE_NUM 11 |
195 | #define SPITZ_KEY_SENSE_NUM 7 | |
b00052e4 AZ |
196 | |
197 | static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = { | |
198 | 12, 17, 91, 34, 36, 38, 39 | |
199 | }; | |
200 | ||
201 | static const int spitz_gpio_key_strobe[SPITZ_KEY_STROBE_NUM] = { | |
202 | 88, 23, 24, 25, 26, 27, 52, 103, 107, 108, 114 | |
203 | }; | |
204 | ||
205 | /* Eighth additional row maps the special keys */ | |
206 | static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = { | |
207 | { 0x1d, 0x02, 0x04, 0x06, 0x07, 0x08, 0x0a, 0x0b, 0x0e, 0x3f, 0x40 }, | |
208 | { -1 , 0x03, 0x05, 0x13, 0x15, 0x09, 0x17, 0x18, 0x19, 0x41, 0x42 }, | |
209 | { 0x0f, 0x10, 0x12, 0x14, 0x22, 0x16, 0x24, 0x25, -1 , -1 , -1 }, | |
210 | { 0x3c, 0x11, 0x1f, 0x21, 0x2f, 0x23, 0x32, 0x26, -1 , 0x36, -1 }, | |
211 | { 0x3b, 0x1e, 0x20, 0x2e, 0x30, 0x31, 0x34, -1 , 0x1c, 0x2a, -1 }, | |
2b76bdc9 AZ |
212 | { 0x44, 0x2c, 0x2d, 0x0c, 0x39, 0x33, -1 , 0x48, -1 , -1 , 0x38 }, |
213 | { 0x37, 0x3d, -1 , 0x45, 0x57, 0x58, 0x4b, 0x50, 0x4d, -1 , -1 }, | |
b00052e4 AZ |
214 | { 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 }, |
215 | }; | |
216 | ||
f6319db2 PM |
217 | #define SPITZ_GPIO_AK_INT 13 /* Remote control */ |
218 | #define SPITZ_GPIO_SYNC 16 /* Sync button */ | |
219 | #define SPITZ_GPIO_ON_KEY 95 /* Power button */ | |
220 | #define SPITZ_GPIO_SWA 97 /* Lid */ | |
221 | #define SPITZ_GPIO_SWB 96 /* Tablet mode */ | |
b00052e4 AZ |
222 | |
223 | /* The special buttons are mapped to unused keys */ | |
224 | static const int spitz_gpiomap[5] = { | |
225 | SPITZ_GPIO_AK_INT, SPITZ_GPIO_SYNC, SPITZ_GPIO_ON_KEY, | |
226 | SPITZ_GPIO_SWA, SPITZ_GPIO_SWB, | |
227 | }; | |
b00052e4 | 228 | |
73e9d965 AF |
229 | #define TYPE_SPITZ_KEYBOARD "spitz-keyboard" |
230 | #define SPITZ_KEYBOARD(obj) \ | |
231 | OBJECT_CHECK(SpitzKeyboardState, (obj), TYPE_SPITZ_KEYBOARD) | |
232 | ||
bc24a225 | 233 | typedef struct { |
73e9d965 AF |
234 | SysBusDevice parent_obj; |
235 | ||
38641a52 | 236 | qemu_irq sense[SPITZ_KEY_SENSE_NUM]; |
38641a52 | 237 | qemu_irq gpiomap[5]; |
b00052e4 AZ |
238 | int keymap[0x80]; |
239 | uint16_t keyrow[SPITZ_KEY_SENSE_NUM]; | |
240 | uint16_t strobe_state; | |
241 | uint16_t sense_state; | |
242 | ||
243 | uint16_t pre_map[0x100]; | |
244 | uint16_t modifiers; | |
245 | uint16_t imodifiers; | |
246 | uint8_t fifo[16]; | |
247 | int fifopos, fifolen; | |
248 | QEMUTimer *kbdtimer; | |
bc24a225 | 249 | } SpitzKeyboardState; |
b00052e4 | 250 | |
bc24a225 | 251 | static void spitz_keyboard_sense_update(SpitzKeyboardState *s) |
b00052e4 AZ |
252 | { |
253 | int i; | |
254 | uint16_t strobe, sense = 0; | |
255 | for (i = 0; i < SPITZ_KEY_SENSE_NUM; i ++) { | |
256 | strobe = s->keyrow[i] & s->strobe_state; | |
257 | if (strobe) { | |
258 | sense |= 1 << i; | |
259 | if (!(s->sense_state & (1 << i))) | |
38641a52 | 260 | qemu_irq_raise(s->sense[i]); |
b00052e4 | 261 | } else if (s->sense_state & (1 << i)) |
38641a52 | 262 | qemu_irq_lower(s->sense[i]); |
b00052e4 AZ |
263 | } |
264 | ||
265 | s->sense_state = sense; | |
266 | } | |
267 | ||
38641a52 | 268 | static void spitz_keyboard_strobe(void *opaque, int line, int level) |
b00052e4 | 269 | { |
bc24a225 | 270 | SpitzKeyboardState *s = (SpitzKeyboardState *) opaque; |
38641a52 AZ |
271 | |
272 | if (level) | |
273 | s->strobe_state |= 1 << line; | |
274 | else | |
275 | s->strobe_state &= ~(1 << line); | |
276 | spitz_keyboard_sense_update(s); | |
b00052e4 AZ |
277 | } |
278 | ||
bc24a225 | 279 | static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode) |
b00052e4 AZ |
280 | { |
281 | int spitz_keycode = s->keymap[keycode & 0x7f]; | |
282 | if (spitz_keycode == -1) | |
283 | return; | |
284 | ||
285 | /* Handle the additional keys */ | |
286 | if ((spitz_keycode >> 4) == SPITZ_KEY_SENSE_NUM) { | |
7ef4227b | 287 | qemu_set_irq(s->gpiomap[spitz_keycode & 0xf], (keycode < 0x80)); |
b00052e4 AZ |
288 | return; |
289 | } | |
290 | ||
291 | if (keycode & 0x80) | |
292 | s->keyrow[spitz_keycode >> 4] &= ~(1 << (spitz_keycode & 0xf)); | |
293 | else | |
294 | s->keyrow[spitz_keycode >> 4] |= 1 << (spitz_keycode & 0xf); | |
295 | ||
296 | spitz_keyboard_sense_update(s); | |
297 | } | |
298 | ||
0062609f PM |
299 | #define SPITZ_MOD_SHIFT (1 << 7) |
300 | #define SPITZ_MOD_CTRL (1 << 8) | |
301 | #define SPITZ_MOD_FN (1 << 9) | |
b00052e4 | 302 | |
f6319db2 | 303 | #define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c |
b00052e4 | 304 | |
7ef4227b | 305 | static void spitz_keyboard_handler(void *opaque, int keycode) |
b00052e4 | 306 | { |
7ef4227b | 307 | SpitzKeyboardState *s = opaque; |
b00052e4 AZ |
308 | uint16_t code; |
309 | int mapcode; | |
310 | switch (keycode) { | |
f6319db2 | 311 | case 0x2a: /* Left Shift */ |
b00052e4 AZ |
312 | s->modifiers |= 1; |
313 | break; | |
314 | case 0xaa: | |
315 | s->modifiers &= ~1; | |
316 | break; | |
f6319db2 | 317 | case 0x36: /* Right Shift */ |
b00052e4 AZ |
318 | s->modifiers |= 2; |
319 | break; | |
320 | case 0xb6: | |
321 | s->modifiers &= ~2; | |
322 | break; | |
f6319db2 | 323 | case 0x1d: /* Control */ |
b00052e4 AZ |
324 | s->modifiers |= 4; |
325 | break; | |
326 | case 0x9d: | |
327 | s->modifiers &= ~4; | |
328 | break; | |
f6319db2 | 329 | case 0x38: /* Alt */ |
b00052e4 AZ |
330 | s->modifiers |= 8; |
331 | break; | |
332 | case 0xb8: | |
333 | s->modifiers &= ~8; | |
334 | break; | |
335 | } | |
336 | ||
337 | code = s->pre_map[mapcode = ((s->modifiers & 3) ? | |
0062609f PM |
338 | (keycode | SPITZ_MOD_SHIFT) : |
339 | (keycode & ~SPITZ_MOD_SHIFT))]; | |
b00052e4 AZ |
340 | |
341 | if (code != mapcode) { | |
342 | #if 0 | |
0062609f | 343 | if ((code & SPITZ_MOD_SHIFT) && !(s->modifiers & 1)) { |
b00052e4 | 344 | QUEUE_KEY(0x2a | (keycode & 0x80)); |
0062609f PM |
345 | } |
346 | if ((code & SPITZ_MOD_CTRL) && !(s->modifiers & 4)) { | |
b00052e4 | 347 | QUEUE_KEY(0x1d | (keycode & 0x80)); |
0062609f PM |
348 | } |
349 | if ((code & SPITZ_MOD_FN) && !(s->modifiers & 8)) { | |
b00052e4 | 350 | QUEUE_KEY(0x38 | (keycode & 0x80)); |
0062609f PM |
351 | } |
352 | if ((code & SPITZ_MOD_FN) && (s->modifiers & 1)) { | |
b00052e4 | 353 | QUEUE_KEY(0x2a | (~keycode & 0x80)); |
0062609f PM |
354 | } |
355 | if ((code & SPITZ_MOD_FN) && (s->modifiers & 2)) { | |
b00052e4 | 356 | QUEUE_KEY(0x36 | (~keycode & 0x80)); |
0062609f | 357 | } |
b00052e4 AZ |
358 | #else |
359 | if (keycode & 0x80) { | |
360 | if ((s->imodifiers & 1 ) && !(s->modifiers & 1)) | |
361 | QUEUE_KEY(0x2a | 0x80); | |
362 | if ((s->imodifiers & 4 ) && !(s->modifiers & 4)) | |
363 | QUEUE_KEY(0x1d | 0x80); | |
364 | if ((s->imodifiers & 8 ) && !(s->modifiers & 8)) | |
365 | QUEUE_KEY(0x38 | 0x80); | |
366 | if ((s->imodifiers & 0x10) && (s->modifiers & 1)) | |
367 | QUEUE_KEY(0x2a); | |
368 | if ((s->imodifiers & 0x20) && (s->modifiers & 2)) | |
369 | QUEUE_KEY(0x36); | |
370 | s->imodifiers = 0; | |
371 | } else { | |
0062609f PM |
372 | if ((code & SPITZ_MOD_SHIFT) && |
373 | !((s->modifiers | s->imodifiers) & 1)) { | |
b00052e4 AZ |
374 | QUEUE_KEY(0x2a); |
375 | s->imodifiers |= 1; | |
376 | } | |
0062609f PM |
377 | if ((code & SPITZ_MOD_CTRL) && |
378 | !((s->modifiers | s->imodifiers) & 4)) { | |
b00052e4 AZ |
379 | QUEUE_KEY(0x1d); |
380 | s->imodifiers |= 4; | |
381 | } | |
0062609f PM |
382 | if ((code & SPITZ_MOD_FN) && |
383 | !((s->modifiers | s->imodifiers) & 8)) { | |
b00052e4 AZ |
384 | QUEUE_KEY(0x38); |
385 | s->imodifiers |= 8; | |
386 | } | |
0062609f | 387 | if ((code & SPITZ_MOD_FN) && (s->modifiers & 1) && |
b00052e4 AZ |
388 | !(s->imodifiers & 0x10)) { |
389 | QUEUE_KEY(0x2a | 0x80); | |
390 | s->imodifiers |= 0x10; | |
391 | } | |
0062609f | 392 | if ((code & SPITZ_MOD_FN) && (s->modifiers & 2) && |
b00052e4 AZ |
393 | !(s->imodifiers & 0x20)) { |
394 | QUEUE_KEY(0x36 | 0x80); | |
395 | s->imodifiers |= 0x20; | |
396 | } | |
397 | } | |
398 | #endif | |
399 | } | |
400 | ||
401 | QUEUE_KEY((code & 0x7f) | (keycode & 0x80)); | |
402 | } | |
403 | ||
404 | static void spitz_keyboard_tick(void *opaque) | |
405 | { | |
bc24a225 | 406 | SpitzKeyboardState *s = (SpitzKeyboardState *) opaque; |
b00052e4 AZ |
407 | |
408 | if (s->fifolen) { | |
409 | spitz_keyboard_keydown(s, s->fifo[s->fifopos ++]); | |
410 | s->fifolen --; | |
411 | if (s->fifopos >= 16) | |
412 | s->fifopos = 0; | |
413 | } | |
414 | ||
bc72ad67 | 415 | timer_mod(s->kbdtimer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + |
73bcb24d | 416 | NANOSECONDS_PER_SECOND / 32); |
b00052e4 AZ |
417 | } |
418 | ||
bc24a225 | 419 | static void spitz_keyboard_pre_map(SpitzKeyboardState *s) |
b00052e4 AZ |
420 | { |
421 | int i; | |
422 | for (i = 0; i < 0x100; i ++) | |
423 | s->pre_map[i] = i; | |
0062609f PM |
424 | s->pre_map[0x02 | SPITZ_MOD_SHIFT] = 0x02 | SPITZ_MOD_SHIFT; /* exclam */ |
425 | s->pre_map[0x28 | SPITZ_MOD_SHIFT] = 0x03 | SPITZ_MOD_SHIFT; /* quotedbl */ | |
426 | s->pre_map[0x04 | SPITZ_MOD_SHIFT] = 0x04 | SPITZ_MOD_SHIFT; /* # */ | |
427 | s->pre_map[0x05 | SPITZ_MOD_SHIFT] = 0x05 | SPITZ_MOD_SHIFT; /* dollar */ | |
428 | s->pre_map[0x06 | SPITZ_MOD_SHIFT] = 0x06 | SPITZ_MOD_SHIFT; /* percent */ | |
429 | s->pre_map[0x08 | SPITZ_MOD_SHIFT] = 0x07 | SPITZ_MOD_SHIFT; /* ampersand */ | |
430 | s->pre_map[0x28] = 0x08 | SPITZ_MOD_SHIFT; /* ' */ | |
431 | s->pre_map[0x0a | SPITZ_MOD_SHIFT] = 0x09 | SPITZ_MOD_SHIFT; /* ( */ | |
432 | s->pre_map[0x0b | SPITZ_MOD_SHIFT] = 0x0a | SPITZ_MOD_SHIFT; /* ) */ | |
433 | s->pre_map[0x29 | SPITZ_MOD_SHIFT] = 0x0b | SPITZ_MOD_SHIFT; /* tilde */ | |
434 | s->pre_map[0x03 | SPITZ_MOD_SHIFT] = 0x0c | SPITZ_MOD_SHIFT; /* at */ | |
435 | s->pre_map[0xd3] = 0x0e | SPITZ_MOD_FN; /* Delete */ | |
436 | s->pre_map[0x3a] = 0x0f | SPITZ_MOD_FN; /* Caps_Lock */ | |
437 | s->pre_map[0x07 | SPITZ_MOD_SHIFT] = 0x11 | SPITZ_MOD_FN; /* ^ */ | |
438 | s->pre_map[0x0d] = 0x12 | SPITZ_MOD_FN; /* equal */ | |
439 | s->pre_map[0x0d | SPITZ_MOD_SHIFT] = 0x13 | SPITZ_MOD_FN; /* plus */ | |
440 | s->pre_map[0x1a] = 0x14 | SPITZ_MOD_FN; /* [ */ | |
441 | s->pre_map[0x1b] = 0x15 | SPITZ_MOD_FN; /* ] */ | |
442 | s->pre_map[0x1a | SPITZ_MOD_SHIFT] = 0x16 | SPITZ_MOD_FN; /* { */ | |
443 | s->pre_map[0x1b | SPITZ_MOD_SHIFT] = 0x17 | SPITZ_MOD_FN; /* } */ | |
444 | s->pre_map[0x27] = 0x22 | SPITZ_MOD_FN; /* semicolon */ | |
445 | s->pre_map[0x27 | SPITZ_MOD_SHIFT] = 0x23 | SPITZ_MOD_FN; /* colon */ | |
446 | s->pre_map[0x09 | SPITZ_MOD_SHIFT] = 0x24 | SPITZ_MOD_FN; /* asterisk */ | |
447 | s->pre_map[0x2b] = 0x25 | SPITZ_MOD_FN; /* backslash */ | |
448 | s->pre_map[0x2b | SPITZ_MOD_SHIFT] = 0x26 | SPITZ_MOD_FN; /* bar */ | |
449 | s->pre_map[0x0c | SPITZ_MOD_SHIFT] = 0x30 | SPITZ_MOD_FN; /* _ */ | |
450 | s->pre_map[0x33 | SPITZ_MOD_SHIFT] = 0x33 | SPITZ_MOD_FN; /* less */ | |
451 | s->pre_map[0x35] = 0x33 | SPITZ_MOD_SHIFT; /* slash */ | |
452 | s->pre_map[0x34 | SPITZ_MOD_SHIFT] = 0x34 | SPITZ_MOD_FN; /* greater */ | |
453 | s->pre_map[0x35 | SPITZ_MOD_SHIFT] = 0x34 | SPITZ_MOD_SHIFT; /* question */ | |
454 | s->pre_map[0x49] = 0x48 | SPITZ_MOD_FN; /* Page_Up */ | |
455 | s->pre_map[0x51] = 0x50 | SPITZ_MOD_FN; /* Page_Down */ | |
b00052e4 AZ |
456 | |
457 | s->modifiers = 0; | |
458 | s->imodifiers = 0; | |
459 | s->fifopos = 0; | |
460 | s->fifolen = 0; | |
b00052e4 AZ |
461 | } |
462 | ||
0062609f PM |
463 | #undef SPITZ_MOD_SHIFT |
464 | #undef SPITZ_MOD_CTRL | |
465 | #undef SPITZ_MOD_FN | |
b00052e4 | 466 | |
7ef4227b | 467 | static int spitz_keyboard_post_load(void *opaque, int version_id) |
aa941b94 | 468 | { |
bc24a225 | 469 | SpitzKeyboardState *s = (SpitzKeyboardState *) opaque; |
aa941b94 AZ |
470 | |
471 | /* Release all pressed keys */ | |
472 | memset(s->keyrow, 0, sizeof(s->keyrow)); | |
473 | spitz_keyboard_sense_update(s); | |
474 | s->modifiers = 0; | |
475 | s->imodifiers = 0; | |
476 | s->fifopos = 0; | |
477 | s->fifolen = 0; | |
478 | ||
479 | return 0; | |
480 | } | |
481 | ||
bc24a225 | 482 | static void spitz_keyboard_register(PXA2xxState *cpu) |
b00052e4 | 483 | { |
7ef4227b DES |
484 | int i; |
485 | DeviceState *dev; | |
bc24a225 | 486 | SpitzKeyboardState *s; |
b00052e4 | 487 | |
73e9d965 AF |
488 | dev = sysbus_create_simple(TYPE_SPITZ_KEYBOARD, -1, NULL); |
489 | s = SPITZ_KEYBOARD(dev); | |
b00052e4 | 490 | |
38641a52 | 491 | for (i = 0; i < SPITZ_KEY_SENSE_NUM; i ++) |
0bb53337 | 492 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(cpu->gpio, spitz_gpio_key_sense[i])); |
38641a52 AZ |
493 | |
494 | for (i = 0; i < 5; i ++) | |
0bb53337 | 495 | s->gpiomap[i] = qdev_get_gpio_in(cpu->gpio, spitz_gpiomap[i]); |
38641a52 | 496 | |
7ef4227b DES |
497 | if (!graphic_rotate) |
498 | s->gpiomap[4] = qemu_irq_invert(s->gpiomap[4]); | |
499 | ||
500 | for (i = 0; i < 5; i++) | |
501 | qemu_set_irq(s->gpiomap[i], 0); | |
502 | ||
b00052e4 | 503 | for (i = 0; i < SPITZ_KEY_STROBE_NUM; i ++) |
0bb53337 | 504 | qdev_connect_gpio_out(cpu->gpio, spitz_gpio_key_strobe[i], |
7ef4227b DES |
505 | qdev_get_gpio_in(dev, i)); |
506 | ||
bc72ad67 | 507 | timer_mod(s->kbdtimer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
7ef4227b DES |
508 | |
509 | qemu_add_kbd_event_handler(spitz_keyboard_handler, s); | |
510 | } | |
511 | ||
f68575c9 | 512 | static void spitz_keyboard_init(Object *obj) |
7ef4227b | 513 | { |
f68575c9 XZ |
514 | DeviceState *dev = DEVICE(obj); |
515 | SpitzKeyboardState *s = SPITZ_KEYBOARD(obj); | |
7ef4227b DES |
516 | int i, j; |
517 | ||
7ef4227b DES |
518 | for (i = 0; i < 0x80; i ++) |
519 | s->keymap[i] = -1; | |
520 | for (i = 0; i < SPITZ_KEY_SENSE_NUM + 1; i ++) | |
521 | for (j = 0; j < SPITZ_KEY_STROBE_NUM; j ++) | |
522 | if (spitz_keymap[i][j] != -1) | |
523 | s->keymap[spitz_keymap[i][j]] = (i << 4) | j; | |
b00052e4 AZ |
524 | |
525 | spitz_keyboard_pre_map(s); | |
aa941b94 | 526 | |
73e9d965 AF |
527 | qdev_init_gpio_in(dev, spitz_keyboard_strobe, SPITZ_KEY_STROBE_NUM); |
528 | qdev_init_gpio_out(dev, s->sense, SPITZ_KEY_SENSE_NUM); | |
b00052e4 AZ |
529 | } |
530 | ||
5719f974 PN |
531 | static void spitz_keyboard_realize(DeviceState *dev, Error **errp) |
532 | { | |
533 | SpitzKeyboardState *s = SPITZ_KEYBOARD(dev); | |
534 | s->kbdtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, spitz_keyboard_tick, s); | |
535 | } | |
536 | ||
b00052e4 AZ |
537 | /* LCD backlight controller */ |
538 | ||
f6319db2 PM |
539 | #define LCDTG_RESCTL 0x00 |
540 | #define LCDTG_PHACTRL 0x01 | |
541 | #define LCDTG_DUTYCTRL 0x02 | |
542 | #define LCDTG_POWERREG0 0x03 | |
543 | #define LCDTG_POWERREG1 0x04 | |
544 | #define LCDTG_GPOR3 0x05 | |
545 | #define LCDTG_PICTRL 0x06 | |
546 | #define LCDTG_POLCTRL 0x07 | |
b00052e4 | 547 | |
a984a69e PB |
548 | typedef struct { |
549 | SSISlave ssidev; | |
43842120 DES |
550 | uint32_t bl_intensity; |
551 | uint32_t bl_power; | |
a984a69e | 552 | } SpitzLCDTG; |
b00052e4 | 553 | |
a984a69e | 554 | static void spitz_bl_update(SpitzLCDTG *s) |
b00052e4 | 555 | { |
a984a69e PB |
556 | if (s->bl_power && s->bl_intensity) |
557 | zaurus_printf("LCD Backlight now at %i/63\n", s->bl_intensity); | |
b00052e4 | 558 | else |
89cdb6af | 559 | zaurus_printf("LCD Backlight now off\n"); |
b00052e4 AZ |
560 | } |
561 | ||
a984a69e PB |
562 | /* FIXME: Implement GPIO properly and remove this hack. */ |
563 | static SpitzLCDTG *spitz_lcdtg; | |
564 | ||
38641a52 | 565 | static inline void spitz_bl_bit5(void *opaque, int line, int level) |
b00052e4 | 566 | { |
a984a69e PB |
567 | SpitzLCDTG *s = spitz_lcdtg; |
568 | int prev = s->bl_intensity; | |
b00052e4 AZ |
569 | |
570 | if (level) | |
a984a69e | 571 | s->bl_intensity &= ~0x20; |
b00052e4 | 572 | else |
a984a69e | 573 | s->bl_intensity |= 0x20; |
b00052e4 | 574 | |
a984a69e PB |
575 | if (s->bl_power && prev != s->bl_intensity) |
576 | spitz_bl_update(s); | |
b00052e4 AZ |
577 | } |
578 | ||
38641a52 | 579 | static inline void spitz_bl_power(void *opaque, int line, int level) |
b00052e4 | 580 | { |
a984a69e PB |
581 | SpitzLCDTG *s = spitz_lcdtg; |
582 | s->bl_power = !!level; | |
583 | spitz_bl_update(s); | |
b00052e4 AZ |
584 | } |
585 | ||
a984a69e | 586 | static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) |
b00052e4 | 587 | { |
a984a69e PB |
588 | SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); |
589 | int addr; | |
590 | addr = value >> 5; | |
591 | value &= 0x1f; | |
b00052e4 AZ |
592 | |
593 | switch (addr) { | |
594 | case LCDTG_RESCTL: | |
595 | if (value) | |
89cdb6af | 596 | zaurus_printf("LCD in QVGA mode\n"); |
b00052e4 | 597 | else |
89cdb6af | 598 | zaurus_printf("LCD in VGA mode\n"); |
b00052e4 AZ |
599 | break; |
600 | ||
601 | case LCDTG_DUTYCTRL: | |
a984a69e PB |
602 | s->bl_intensity &= ~0x1f; |
603 | s->bl_intensity |= value; | |
604 | if (s->bl_power) | |
605 | spitz_bl_update(s); | |
b00052e4 AZ |
606 | break; |
607 | ||
608 | case LCDTG_POWERREG0: | |
609 | /* Set common voltage to M62332FP */ | |
610 | break; | |
611 | } | |
a984a69e PB |
612 | return 0; |
613 | } | |
614 | ||
7673bb4c | 615 | static void spitz_lcdtg_realize(SSISlave *dev, Error **errp) |
a984a69e PB |
616 | { |
617 | SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); | |
618 | ||
619 | spitz_lcdtg = s; | |
620 | s->bl_power = 0; | |
621 | s->bl_intensity = 0x20; | |
b00052e4 AZ |
622 | } |
623 | ||
624 | /* SSP devices */ | |
625 | ||
f6319db2 | 626 | #define CORGI_SSP_PORT 2 |
b00052e4 | 627 | |
f6319db2 PM |
628 | #define SPITZ_GPIO_LCDCON_CS 53 |
629 | #define SPITZ_GPIO_ADS7846_CS 14 | |
630 | #define SPITZ_GPIO_MAX1111_CS 20 | |
631 | #define SPITZ_GPIO_TP_INT 11 | |
b00052e4 | 632 | |
a984a69e | 633 | static DeviceState *max1111; |
b00052e4 AZ |
634 | |
635 | /* "Demux" the signal based on current chipselect */ | |
a984a69e PB |
636 | typedef struct { |
637 | SSISlave ssidev; | |
638 | SSIBus *bus[3]; | |
43842120 | 639 | uint32_t enable[3]; |
a984a69e | 640 | } CorgiSSPState; |
b00052e4 | 641 | |
a984a69e | 642 | static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value) |
b00052e4 | 643 | { |
a984a69e PB |
644 | CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev); |
645 | int i; | |
646 | ||
647 | for (i = 0; i < 3; i++) { | |
648 | if (s->enable[i]) { | |
649 | return ssi_transfer(s->bus[i], value); | |
650 | } | |
651 | } | |
652 | return 0; | |
b00052e4 AZ |
653 | } |
654 | ||
38641a52 | 655 | static void corgi_ssp_gpio_cs(void *opaque, int line, int level) |
b00052e4 | 656 | { |
a984a69e PB |
657 | CorgiSSPState *s = (CorgiSSPState *)opaque; |
658 | assert(line >= 0 && line < 3); | |
659 | s->enable[line] = !level; | |
b00052e4 AZ |
660 | } |
661 | ||
f6319db2 PM |
662 | #define MAX1111_BATT_VOLT 1 |
663 | #define MAX1111_BATT_TEMP 2 | |
664 | #define MAX1111_ACIN_VOLT 3 | |
b00052e4 | 665 | |
f6319db2 PM |
666 | #define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */ |
667 | #define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ | |
668 | #define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ | |
b00052e4 | 669 | |
38641a52 | 670 | static void spitz_adc_temp_on(void *opaque, int line, int level) |
b00052e4 AZ |
671 | { |
672 | if (!max1111) | |
673 | return; | |
674 | ||
675 | if (level) | |
676 | max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP); | |
677 | else | |
678 | max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); | |
679 | } | |
680 | ||
7673bb4c | 681 | static void corgi_ssp_realize(SSISlave *d, Error **errp) |
a984a69e | 682 | { |
1a7d9ee6 PC |
683 | DeviceState *dev = DEVICE(d); |
684 | CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d); | |
a984a69e | 685 | |
1a7d9ee6 PC |
686 | qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3); |
687 | s->bus[0] = ssi_create_bus(dev, "ssi0"); | |
688 | s->bus[1] = ssi_create_bus(dev, "ssi1"); | |
689 | s->bus[2] = ssi_create_bus(dev, "ssi2"); | |
a984a69e PB |
690 | } |
691 | ||
bc24a225 | 692 | static void spitz_ssp_attach(PXA2xxState *cpu) |
b00052e4 | 693 | { |
a984a69e PB |
694 | DeviceState *mux; |
695 | DeviceState *dev; | |
696 | void *bus; | |
697 | ||
698 | mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); | |
38641a52 | 699 | |
a984a69e | 700 | bus = qdev_get_child_bus(mux, "ssi0"); |
22ed1d34 | 701 | ssi_create_slave(bus, "spitz-lcdtg"); |
b00052e4 | 702 | |
a984a69e PB |
703 | bus = qdev_get_child_bus(mux, "ssi1"); |
704 | dev = ssi_create_slave(bus, "ads7846"); | |
705 | qdev_connect_gpio_out(dev, 0, | |
0bb53337 | 706 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT)); |
b00052e4 | 707 | |
a984a69e PB |
708 | bus = qdev_get_child_bus(mux, "ssi2"); |
709 | max1111 = ssi_create_slave(bus, "max1111"); | |
b00052e4 AZ |
710 | max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); |
711 | max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); | |
712 | max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); | |
713 | ||
0bb53337 | 714 | qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS, |
a984a69e | 715 | qdev_get_gpio_in(mux, 0)); |
0bb53337 | 716 | qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS, |
a984a69e | 717 | qdev_get_gpio_in(mux, 1)); |
0bb53337 | 718 | qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS, |
a984a69e | 719 | qdev_get_gpio_in(mux, 2)); |
b00052e4 AZ |
720 | } |
721 | ||
722 | /* CF Microdrive */ | |
723 | ||
bc24a225 | 724 | static void spitz_microdrive_attach(PXA2xxState *cpu, int slot) |
b00052e4 | 725 | { |
bc24a225 | 726 | PCMCIACardState *md; |
751c6a17 | 727 | DriveInfo *dinfo; |
b00052e4 | 728 | |
751c6a17 | 729 | dinfo = drive_get(IF_IDE, 0, 0); |
124386cc | 730 | if (!dinfo || dinfo->media_cd) |
e4bcb14c | 731 | return; |
124386cc MA |
732 | md = dscm1xxxx_init(dinfo); |
733 | pxa2xx_pcmcia_attach(cpu->pcmcia[slot], md); | |
b00052e4 AZ |
734 | } |
735 | ||
adb86c37 AZ |
736 | /* Wm8750 and Max7310 on I2C */ |
737 | ||
f6319db2 PM |
738 | #define AKITA_MAX_ADDR 0x18 |
739 | #define SPITZ_WM_ADDRL 0x1b | |
740 | #define SPITZ_WM_ADDRH 0x1a | |
adb86c37 | 741 | |
f6319db2 | 742 | #define SPITZ_GPIO_WM 5 |
adb86c37 | 743 | |
38641a52 | 744 | static void spitz_wm8750_addr(void *opaque, int line, int level) |
adb86c37 | 745 | { |
9e07bdf8 | 746 | I2CSlave *wm = (I2CSlave *) opaque; |
adb86c37 AZ |
747 | if (level) |
748 | i2c_set_slave_address(wm, SPITZ_WM_ADDRH); | |
749 | else | |
750 | i2c_set_slave_address(wm, SPITZ_WM_ADDRL); | |
751 | } | |
adb86c37 | 752 | |
bc24a225 | 753 | static void spitz_i2c_setup(PXA2xxState *cpu) |
adb86c37 AZ |
754 | { |
755 | /* Attach the CPU on one end of our I2C bus. */ | |
a5c82852 | 756 | I2CBus *bus = pxa2xx_i2c_bus(cpu->i2c[0]); |
adb86c37 | 757 | |
cdbe40ca | 758 | DeviceState *wm; |
adb86c37 | 759 | |
adb86c37 | 760 | /* Attach a WM8750 to the bus */ |
7ab14c5a | 761 | wm = i2c_create_slave(bus, TYPE_WM8750, 0); |
adb86c37 | 762 | |
38641a52 | 763 | spitz_wm8750_addr(wm, 0, 0); |
0bb53337 | 764 | qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_WM, |
f3c7d038 | 765 | qemu_allocate_irq(spitz_wm8750_addr, wm, 0)); |
adb86c37 AZ |
766 | /* .. and to the sound interface. */ |
767 | cpu->i2s->opaque = wm; | |
768 | cpu->i2s->codec_out = wm8750_dac_dat; | |
769 | cpu->i2s->codec_in = wm8750_adc_dat; | |
770 | wm8750_data_req_set(wm, cpu->i2s->data_req, cpu->i2s); | |
adb86c37 AZ |
771 | } |
772 | ||
bc24a225 | 773 | static void spitz_akita_i2c_setup(PXA2xxState *cpu) |
adb86c37 AZ |
774 | { |
775 | /* Attach a Max7310 to Akita I2C bus. */ | |
6c0bd6bd PB |
776 | i2c_create_slave(pxa2xx_i2c_bus(cpu->i2c[0]), "max7310", |
777 | AKITA_MAX_ADDR); | |
adb86c37 AZ |
778 | } |
779 | ||
b00052e4 AZ |
780 | /* Other peripherals */ |
781 | ||
38641a52 | 782 | static void spitz_out_switch(void *opaque, int line, int level) |
b00052e4 | 783 | { |
38641a52 AZ |
784 | switch (line) { |
785 | case 0: | |
89cdb6af | 786 | zaurus_printf("Charging %s.\n", level ? "off" : "on"); |
38641a52 AZ |
787 | break; |
788 | case 1: | |
89cdb6af | 789 | zaurus_printf("Discharging %s.\n", level ? "on" : "off"); |
38641a52 AZ |
790 | break; |
791 | case 2: | |
89cdb6af | 792 | zaurus_printf("Green LED %s.\n", level ? "on" : "off"); |
38641a52 AZ |
793 | break; |
794 | case 3: | |
89cdb6af | 795 | zaurus_printf("Orange LED %s.\n", level ? "on" : "off"); |
38641a52 AZ |
796 | break; |
797 | case 4: | |
798 | spitz_bl_bit5(opaque, line, level); | |
799 | break; | |
800 | case 5: | |
801 | spitz_bl_power(opaque, line, level); | |
802 | break; | |
803 | case 6: | |
804 | spitz_adc_temp_on(opaque, line, level); | |
805 | break; | |
806 | } | |
b00052e4 AZ |
807 | } |
808 | ||
f6319db2 PM |
809 | #define SPITZ_SCP_LED_GREEN 1 |
810 | #define SPITZ_SCP_JK_B 2 | |
811 | #define SPITZ_SCP_CHRG_ON 3 | |
812 | #define SPITZ_SCP_MUTE_L 4 | |
813 | #define SPITZ_SCP_MUTE_R 5 | |
814 | #define SPITZ_SCP_CF_POWER 6 | |
815 | #define SPITZ_SCP_LED_ORANGE 7 | |
816 | #define SPITZ_SCP_JK_A 8 | |
817 | #define SPITZ_SCP_ADC_TEMP_ON 9 | |
818 | #define SPITZ_SCP2_IR_ON 1 | |
819 | #define SPITZ_SCP2_AKIN_PULLUP 2 | |
820 | #define SPITZ_SCP2_BACKLIGHT_CONT 7 | |
821 | #define SPITZ_SCP2_BACKLIGHT_ON 8 | |
822 | #define SPITZ_SCP2_MIC_BIAS 9 | |
b00052e4 | 823 | |
bc24a225 | 824 | static void spitz_scoop_gpio_setup(PXA2xxState *cpu, |
383d01c6 | 825 | DeviceState *scp0, DeviceState *scp1) |
b00052e4 | 826 | { |
38641a52 AZ |
827 | qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8); |
828 | ||
383d01c6 DES |
829 | qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); |
830 | qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]); | |
831 | qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); | |
832 | qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); | |
b00052e4 | 833 | |
e33d8cdb | 834 | if (scp1) { |
383d01c6 DES |
835 | qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]); |
836 | qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]); | |
b00052e4 AZ |
837 | } |
838 | ||
383d01c6 | 839 | qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
b00052e4 AZ |
840 | } |
841 | ||
f6319db2 PM |
842 | #define SPITZ_GPIO_HSYNC 22 |
843 | #define SPITZ_GPIO_SD_DETECT 9 | |
844 | #define SPITZ_GPIO_SD_WP 81 | |
845 | #define SPITZ_GPIO_ON_RESET 89 | |
846 | #define SPITZ_GPIO_BAT_COVER 90 | |
847 | #define SPITZ_GPIO_CF1_IRQ 105 | |
848 | #define SPITZ_GPIO_CF1_CD 94 | |
849 | #define SPITZ_GPIO_CF2_IRQ 106 | |
850 | #define SPITZ_GPIO_CF2_CD 93 | |
b00052e4 | 851 | |
38641a52 | 852 | static int spitz_hsync; |
b00052e4 | 853 | |
38641a52 | 854 | static void spitz_lcd_hsync_handler(void *opaque, int line, int level) |
b00052e4 | 855 | { |
bc24a225 | 856 | PXA2xxState *cpu = (PXA2xxState *) opaque; |
0bb53337 | 857 | qemu_set_irq(qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_HSYNC), spitz_hsync); |
b00052e4 AZ |
858 | spitz_hsync ^= 1; |
859 | } | |
860 | ||
14da5821 GR |
861 | static void spitz_reset(void *opaque, int line, int level) |
862 | { | |
863 | if (level) { | |
cf83f140 | 864 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
14da5821 GR |
865 | } |
866 | } | |
867 | ||
bc24a225 | 868 | static void spitz_gpio_setup(PXA2xxState *cpu, int slots) |
b00052e4 | 869 | { |
38641a52 | 870 | qemu_irq lcd_hsync; |
14da5821 GR |
871 | qemu_irq reset; |
872 | ||
b00052e4 AZ |
873 | /* |
874 | * Bad hack: We toggle the LCD hsync GPIO on every GPIO status | |
875 | * read to satisfy broken guests that poll-wait for hsync. | |
876 | * Simulating a real hsync event would be less practical and | |
877 | * wouldn't guarantee that a guest ever exits the loop. | |
878 | */ | |
879 | spitz_hsync = 0; | |
f3c7d038 | 880 | lcd_hsync = qemu_allocate_irq(spitz_lcd_hsync_handler, cpu, 0); |
38641a52 AZ |
881 | pxa2xx_gpio_read_notifier(cpu->gpio, lcd_hsync); |
882 | pxa2xx_lcd_vsync_notifier(cpu->lcd, lcd_hsync); | |
b00052e4 AZ |
883 | |
884 | /* MMC/SD host */ | |
02ce600c | 885 | pxa2xx_mmci_handlers(cpu->mmc, |
0bb53337 DES |
886 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_SD_WP), |
887 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_SD_DETECT)); | |
b00052e4 AZ |
888 | |
889 | /* Battery lock always closed */ | |
0bb53337 | 890 | qemu_irq_raise(qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_BAT_COVER)); |
b00052e4 AZ |
891 | |
892 | /* Handle reset */ | |
14da5821 GR |
893 | reset = qemu_allocate_irq(spitz_reset, cpu, 0); |
894 | qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ON_RESET, reset); | |
b00052e4 AZ |
895 | |
896 | /* PCMCIA signals: card's IRQ and Card-Detect */ | |
b00052e4 | 897 | if (slots >= 1) |
38641a52 | 898 | pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[0], |
0bb53337 DES |
899 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF1_IRQ), |
900 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF1_CD)); | |
b00052e4 | 901 | if (slots >= 2) |
38641a52 | 902 | pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[1], |
0bb53337 DES |
903 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF2_IRQ), |
904 | qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF2_CD)); | |
b00052e4 AZ |
905 | } |
906 | ||
b00052e4 AZ |
907 | /* Board init. */ |
908 | enum spitz_model_e { spitz, akita, borzoi, terrier }; | |
909 | ||
f6319db2 PM |
910 | #define SPITZ_RAM 0x04000000 |
911 | #define SPITZ_ROM 0x00800000 | |
7fb4fdcf | 912 | |
f93eb9ff AZ |
913 | static struct arm_boot_info spitz_binfo = { |
914 | .loader_start = PXA2XX_SDRAM_BASE, | |
915 | .ram_size = 0x04000000, | |
916 | }; | |
917 | ||
3ef96221 | 918 | static void spitz_common_init(MachineState *machine, |
72a9f5b7 | 919 | enum spitz_model_e model, int arm_id) |
b00052e4 | 920 | { |
2e7ad760 | 921 | PXA2xxState *mpu; |
383d01c6 | 922 | DeviceState *scp0, *scp1 = NULL; |
a6dc4c2d | 923 | MemoryRegion *address_space_mem = get_system_memory(); |
7cc09e6c | 924 | MemoryRegion *rom = g_new(MemoryRegion, 1); |
b00052e4 | 925 | |
d95b2f8d | 926 | /* Setup CPU & memory */ |
ba1ba5cc IM |
927 | mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, |
928 | machine->cpu_type); | |
b00052e4 | 929 | |
2e7ad760 | 930 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); |
b00052e4 | 931 | |
16260006 | 932 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); |
7cc09e6c | 933 | memory_region_add_subregion(address_space_mem, 0, rom); |
b00052e4 AZ |
934 | |
935 | /* Setup peripherals */ | |
2e7ad760 | 936 | spitz_keyboard_register(mpu); |
b00052e4 | 937 | |
2e7ad760 | 938 | spitz_ssp_attach(mpu); |
b00052e4 | 939 | |
383d01c6 | 940 | scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); |
e33d8cdb | 941 | if (model != akita) { |
383d01c6 | 942 | scp1 = sysbus_create_simple("scoop", 0x08800040, NULL); |
e33d8cdb | 943 | } |
b00052e4 | 944 | |
2e7ad760 | 945 | spitz_scoop_gpio_setup(mpu, scp0, scp1); |
b00052e4 | 946 | |
2e7ad760 | 947 | spitz_gpio_setup(mpu, (model == akita) ? 1 : 2); |
b00052e4 | 948 | |
2e7ad760 | 949 | spitz_i2c_setup(mpu); |
adb86c37 AZ |
950 | |
951 | if (model == akita) | |
2e7ad760 | 952 | spitz_akita_i2c_setup(mpu); |
adb86c37 | 953 | |
b00052e4 | 954 | if (model == terrier) |
bf5ee248 | 955 | /* A 6.0 GB microdrive is permanently sitting in CF slot 1. */ |
2e7ad760 | 956 | spitz_microdrive_attach(mpu, 1); |
b00052e4 | 957 | else if (model != akita) |
15b18ec2 | 958 | /* A 4.0 GB microdrive is permanently sitting in CF slot 0. */ |
2e7ad760 | 959 | spitz_microdrive_attach(mpu, 0); |
b00052e4 | 960 | |
f93eb9ff | 961 | spitz_binfo.board_id = arm_id; |
2744ece8 | 962 | arm_load_kernel(mpu->cpu, machine, &spitz_binfo); |
f78630ab | 963 | sl_bootparam_write(SL_PXA_PARAM_BASE); |
b00052e4 AZ |
964 | } |
965 | ||
3ef96221 | 966 | static void spitz_init(MachineState *machine) |
b00052e4 | 967 | { |
3ef96221 | 968 | spitz_common_init(machine, spitz, 0x2c9); |
b00052e4 AZ |
969 | } |
970 | ||
3ef96221 | 971 | static void borzoi_init(MachineState *machine) |
b00052e4 | 972 | { |
3ef96221 | 973 | spitz_common_init(machine, borzoi, 0x33f); |
b00052e4 AZ |
974 | } |
975 | ||
3ef96221 | 976 | static void akita_init(MachineState *machine) |
b00052e4 | 977 | { |
3ef96221 | 978 | spitz_common_init(machine, akita, 0x2e8); |
b00052e4 AZ |
979 | } |
980 | ||
3ef96221 | 981 | static void terrier_init(MachineState *machine) |
b00052e4 | 982 | { |
3ef96221 | 983 | spitz_common_init(machine, terrier, 0x33f); |
b00052e4 AZ |
984 | } |
985 | ||
8a661aea | 986 | static void akitapda_class_init(ObjectClass *oc, void *data) |
e264d29d | 987 | { |
8a661aea AF |
988 | MachineClass *mc = MACHINE_CLASS(oc); |
989 | ||
ad1e8db8 | 990 | mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)"; |
e264d29d | 991 | mc->init = akita_init; |
4672cbd7 | 992 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 993 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
e264d29d | 994 | } |
b00052e4 | 995 | |
8a661aea AF |
996 | static const TypeInfo akitapda_type = { |
997 | .name = MACHINE_TYPE_NAME("akita"), | |
998 | .parent = TYPE_MACHINE, | |
999 | .class_init = akitapda_class_init, | |
1000 | }; | |
b00052e4 | 1001 | |
8a661aea | 1002 | static void spitzpda_class_init(ObjectClass *oc, void *data) |
e264d29d | 1003 | { |
8a661aea AF |
1004 | MachineClass *mc = MACHINE_CLASS(oc); |
1005 | ||
ad1e8db8 | 1006 | mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)"; |
e264d29d | 1007 | mc->init = spitz_init; |
2059839b | 1008 | mc->block_default_type = IF_IDE; |
4672cbd7 | 1009 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 1010 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
e264d29d | 1011 | } |
b00052e4 | 1012 | |
8a661aea AF |
1013 | static const TypeInfo spitzpda_type = { |
1014 | .name = MACHINE_TYPE_NAME("spitz"), | |
1015 | .parent = TYPE_MACHINE, | |
1016 | .class_init = spitzpda_class_init, | |
1017 | }; | |
e264d29d | 1018 | |
8a661aea | 1019 | static void borzoipda_class_init(ObjectClass *oc, void *data) |
e264d29d | 1020 | { |
8a661aea AF |
1021 | MachineClass *mc = MACHINE_CLASS(oc); |
1022 | ||
ad1e8db8 | 1023 | mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)"; |
e264d29d | 1024 | mc->init = borzoi_init; |
2059839b | 1025 | mc->block_default_type = IF_IDE; |
4672cbd7 | 1026 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 1027 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
e264d29d EH |
1028 | } |
1029 | ||
8a661aea AF |
1030 | static const TypeInfo borzoipda_type = { |
1031 | .name = MACHINE_TYPE_NAME("borzoi"), | |
1032 | .parent = TYPE_MACHINE, | |
1033 | .class_init = borzoipda_class_init, | |
1034 | }; | |
a984a69e | 1035 | |
8a661aea | 1036 | static void terrierpda_class_init(ObjectClass *oc, void *data) |
f80f9ec9 | 1037 | { |
8a661aea AF |
1038 | MachineClass *mc = MACHINE_CLASS(oc); |
1039 | ||
ad1e8db8 | 1040 | mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)"; |
e264d29d | 1041 | mc->init = terrier_init; |
2059839b | 1042 | mc->block_default_type = IF_IDE; |
4672cbd7 | 1043 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 1044 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5"); |
f80f9ec9 AL |
1045 | } |
1046 | ||
8a661aea AF |
1047 | static const TypeInfo terrierpda_type = { |
1048 | .name = MACHINE_TYPE_NAME("terrier"), | |
1049 | .parent = TYPE_MACHINE, | |
1050 | .class_init = terrierpda_class_init, | |
1051 | }; | |
1052 | ||
1053 | static void spitz_machine_init(void) | |
1054 | { | |
1055 | type_register_static(&akitapda_type); | |
1056 | type_register_static(&spitzpda_type); | |
1057 | type_register_static(&borzoipda_type); | |
1058 | type_register_static(&terrierpda_type); | |
1059 | } | |
1060 | ||
0e6aac87 | 1061 | type_init(spitz_machine_init) |
f80f9ec9 | 1062 | |
7ef4227b DES |
1063 | static bool is_version_0(void *opaque, int version_id) |
1064 | { | |
1065 | return version_id == 0; | |
1066 | } | |
1067 | ||
34f9f0b5 DES |
1068 | static VMStateDescription vmstate_sl_nand_info = { |
1069 | .name = "sl-nand", | |
1070 | .version_id = 0, | |
1071 | .minimum_version_id = 0, | |
8f1e884b | 1072 | .fields = (VMStateField[]) { |
34f9f0b5 DES |
1073 | VMSTATE_UINT8(ctl, SLNANDState), |
1074 | VMSTATE_STRUCT(ecc, SLNANDState, 0, vmstate_ecc_state, ECCState), | |
1075 | VMSTATE_END_OF_LIST(), | |
1076 | }, | |
1077 | }; | |
1078 | ||
999e12bb AL |
1079 | static Property sl_nand_properties[] = { |
1080 | DEFINE_PROP_UINT8("manf_id", SLNANDState, manf_id, NAND_MFR_SAMSUNG), | |
1081 | DEFINE_PROP_UINT8("chip_id", SLNANDState, chip_id, 0xf1), | |
1082 | DEFINE_PROP_END_OF_LIST(), | |
1083 | }; | |
1084 | ||
1085 | static void sl_nand_class_init(ObjectClass *klass, void *data) | |
1086 | { | |
39bffca2 | 1087 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1088 | |
39bffca2 | 1089 | dc->vmsd = &vmstate_sl_nand_info; |
4f67d30b | 1090 | device_class_set_props(dc, sl_nand_properties); |
07bc425e | 1091 | dc->realize = sl_nand_realize; |
9f9bdf43 | 1092 | /* Reason: init() method uses drive_get() */ |
e90f2a8c | 1093 | dc->user_creatable = false; |
999e12bb AL |
1094 | } |
1095 | ||
8c43a6f0 | 1096 | static const TypeInfo sl_nand_info = { |
7eb8104a | 1097 | .name = TYPE_SL_NAND, |
39bffca2 AL |
1098 | .parent = TYPE_SYS_BUS_DEVICE, |
1099 | .instance_size = sizeof(SLNANDState), | |
f68575c9 | 1100 | .instance_init = sl_nand_init, |
39bffca2 | 1101 | .class_init = sl_nand_class_init, |
34f9f0b5 DES |
1102 | }; |
1103 | ||
7ef4227b DES |
1104 | static VMStateDescription vmstate_spitz_kbd = { |
1105 | .name = "spitz-keyboard", | |
1106 | .version_id = 1, | |
1107 | .minimum_version_id = 0, | |
7ef4227b | 1108 | .post_load = spitz_keyboard_post_load, |
8f1e884b | 1109 | .fields = (VMStateField[]) { |
7ef4227b DES |
1110 | VMSTATE_UINT16(sense_state, SpitzKeyboardState), |
1111 | VMSTATE_UINT16(strobe_state, SpitzKeyboardState), | |
1112 | VMSTATE_UNUSED_TEST(is_version_0, 5), | |
1113 | VMSTATE_END_OF_LIST(), | |
1114 | }, | |
1115 | }; | |
1116 | ||
999e12bb AL |
1117 | static void spitz_keyboard_class_init(ObjectClass *klass, void *data) |
1118 | { | |
39bffca2 | 1119 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1120 | |
39bffca2 | 1121 | dc->vmsd = &vmstate_spitz_kbd; |
5719f974 | 1122 | dc->realize = spitz_keyboard_realize; |
999e12bb AL |
1123 | } |
1124 | ||
8c43a6f0 | 1125 | static const TypeInfo spitz_keyboard_info = { |
73e9d965 | 1126 | .name = TYPE_SPITZ_KEYBOARD, |
39bffca2 AL |
1127 | .parent = TYPE_SYS_BUS_DEVICE, |
1128 | .instance_size = sizeof(SpitzKeyboardState), | |
f68575c9 | 1129 | .instance_init = spitz_keyboard_init, |
39bffca2 | 1130 | .class_init = spitz_keyboard_class_init, |
7ef4227b DES |
1131 | }; |
1132 | ||
43842120 DES |
1133 | static const VMStateDescription vmstate_corgi_ssp_regs = { |
1134 | .name = "corgi-ssp", | |
66530953 PC |
1135 | .version_id = 2, |
1136 | .minimum_version_id = 2, | |
8f1e884b | 1137 | .fields = (VMStateField[]) { |
66530953 | 1138 | VMSTATE_SSI_SLAVE(ssidev, CorgiSSPState), |
43842120 DES |
1139 | VMSTATE_UINT32_ARRAY(enable, CorgiSSPState, 3), |
1140 | VMSTATE_END_OF_LIST(), | |
1141 | } | |
1142 | }; | |
1143 | ||
cd6c4cf2 AL |
1144 | static void corgi_ssp_class_init(ObjectClass *klass, void *data) |
1145 | { | |
39bffca2 | 1146 | DeviceClass *dc = DEVICE_CLASS(klass); |
cd6c4cf2 AL |
1147 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); |
1148 | ||
7673bb4c | 1149 | k->realize = corgi_ssp_realize; |
cd6c4cf2 | 1150 | k->transfer = corgi_ssp_transfer; |
39bffca2 | 1151 | dc->vmsd = &vmstate_corgi_ssp_regs; |
cd6c4cf2 AL |
1152 | } |
1153 | ||
8c43a6f0 | 1154 | static const TypeInfo corgi_ssp_info = { |
39bffca2 AL |
1155 | .name = "corgi-ssp", |
1156 | .parent = TYPE_SSI_SLAVE, | |
1157 | .instance_size = sizeof(CorgiSSPState), | |
1158 | .class_init = corgi_ssp_class_init, | |
a984a69e PB |
1159 | }; |
1160 | ||
43842120 DES |
1161 | static const VMStateDescription vmstate_spitz_lcdtg_regs = { |
1162 | .name = "spitz-lcdtg", | |
1163 | .version_id = 1, | |
1164 | .minimum_version_id = 1, | |
8f1e884b | 1165 | .fields = (VMStateField[]) { |
66530953 | 1166 | VMSTATE_SSI_SLAVE(ssidev, SpitzLCDTG), |
43842120 DES |
1167 | VMSTATE_UINT32(bl_intensity, SpitzLCDTG), |
1168 | VMSTATE_UINT32(bl_power, SpitzLCDTG), | |
1169 | VMSTATE_END_OF_LIST(), | |
1170 | } | |
1171 | }; | |
1172 | ||
cd6c4cf2 AL |
1173 | static void spitz_lcdtg_class_init(ObjectClass *klass, void *data) |
1174 | { | |
39bffca2 | 1175 | DeviceClass *dc = DEVICE_CLASS(klass); |
cd6c4cf2 AL |
1176 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); |
1177 | ||
7673bb4c | 1178 | k->realize = spitz_lcdtg_realize; |
cd6c4cf2 | 1179 | k->transfer = spitz_lcdtg_transfer; |
39bffca2 | 1180 | dc->vmsd = &vmstate_spitz_lcdtg_regs; |
cd6c4cf2 AL |
1181 | } |
1182 | ||
8c43a6f0 | 1183 | static const TypeInfo spitz_lcdtg_info = { |
39bffca2 AL |
1184 | .name = "spitz-lcdtg", |
1185 | .parent = TYPE_SSI_SLAVE, | |
1186 | .instance_size = sizeof(SpitzLCDTG), | |
1187 | .class_init = spitz_lcdtg_class_init, | |
a984a69e PB |
1188 | }; |
1189 | ||
83f7d43a | 1190 | static void spitz_register_types(void) |
a984a69e | 1191 | { |
39bffca2 AL |
1192 | type_register_static(&corgi_ssp_info); |
1193 | type_register_static(&spitz_lcdtg_info); | |
1194 | type_register_static(&spitz_keyboard_info); | |
1195 | type_register_static(&sl_nand_info); | |
a984a69e PB |
1196 | } |
1197 | ||
83f7d43a | 1198 | type_init(spitz_register_types) |