]>
Commit | Line | Data |
---|---|---|
9c17d615 | 1 | #include "sysemu/sysemu.h" |
9fdf0c29 | 2 | #include "cpu.h" |
ed120055 | 3 | #include "helper_regs.h" |
0d09e41a | 4 | #include "hw/ppc/spapr.h" |
d5aea6f3 | 5 | #include "mmu-hash64.h" |
3794d548 AK |
6 | #include "cpu-models.h" |
7 | #include "trace.h" | |
8 | #include "kvm_ppc.h" | |
f43e3525 | 9 | |
a46622fd AK |
10 | struct SPRSyncState { |
11 | CPUState *cs; | |
12 | int spr; | |
13 | target_ulong value; | |
14 | target_ulong mask; | |
15 | }; | |
16 | ||
17 | static void do_spr_sync(void *arg) | |
18 | { | |
19 | struct SPRSyncState *s = arg; | |
20 | PowerPCCPU *cpu = POWERPC_CPU(s->cs); | |
21 | CPUPPCState *env = &cpu->env; | |
22 | ||
23 | cpu_synchronize_state(s->cs); | |
24 | env->spr[s->spr] &= ~s->mask; | |
25 | env->spr[s->spr] |= s->value; | |
26 | } | |
27 | ||
28 | static void set_spr(CPUState *cs, int spr, target_ulong value, | |
29 | target_ulong mask) | |
30 | { | |
31 | struct SPRSyncState s = { | |
32 | .cs = cs, | |
33 | .spr = spr, | |
34 | .value = value, | |
35 | .mask = mask | |
36 | }; | |
37 | run_on_cpu(cs, do_spr_sync, &s); | |
38 | } | |
39 | ||
f43e3525 DG |
40 | static target_ulong compute_tlbie_rb(target_ulong v, target_ulong r, |
41 | target_ulong pte_index) | |
42 | { | |
43 | target_ulong rb, va_low; | |
44 | ||
45 | rb = (v & ~0x7fULL) << 16; /* AVA field */ | |
46 | va_low = pte_index >> 3; | |
d5aea6f3 | 47 | if (v & HPTE64_V_SECONDARY) { |
f43e3525 DG |
48 | va_low = ~va_low; |
49 | } | |
50 | /* xor vsid from AVA */ | |
d5aea6f3 | 51 | if (!(v & HPTE64_V_1TB_SEG)) { |
f43e3525 DG |
52 | va_low ^= v >> 12; |
53 | } else { | |
54 | va_low ^= v >> 24; | |
55 | } | |
56 | va_low &= 0x7ff; | |
d5aea6f3 | 57 | if (v & HPTE64_V_LARGE) { |
f43e3525 DG |
58 | rb |= 1; /* L field */ |
59 | #if 0 /* Disable that P7 specific bit for now */ | |
60 | if (r & 0xff000) { | |
61 | /* non-16MB large page, must be 64k */ | |
62 | /* (masks depend on page size) */ | |
63 | rb |= 0x1000; /* page encoding in LP field */ | |
64 | rb |= (va_low & 0x7f) << 16; /* 7b of VA in AVA/LP field */ | |
65 | rb |= (va_low & 0xfe); /* AVAL field */ | |
66 | } | |
67 | #endif | |
68 | } else { | |
69 | /* 4kB page */ | |
70 | rb |= (va_low & 0x7ff) << 12; /* remaining 11b of AVA */ | |
71 | } | |
72 | rb |= (v >> 54) & 0x300; /* B field */ | |
73 | return rb; | |
74 | } | |
75 | ||
f3c75d42 AK |
76 | static inline bool valid_pte_index(CPUPPCState *env, target_ulong pte_index) |
77 | { | |
78 | /* | |
79 | * hash value/pteg group index is normalized by htab_mask | |
80 | */ | |
81 | if (((pte_index & ~7ULL) / HPTES_PER_GROUP) & ~env->htab_mask) { | |
82 | return false; | |
83 | } | |
84 | return true; | |
85 | } | |
86 | ||
28e02042 | 87 | static target_ulong h_enter(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
f43e3525 DG |
88 | target_ulong opcode, target_ulong *args) |
89 | { | |
fb164994 | 90 | MachineState *machine = MACHINE(spapr); |
b13ce26d | 91 | CPUPPCState *env = &cpu->env; |
f43e3525 DG |
92 | target_ulong flags = args[0]; |
93 | target_ulong pte_index = args[1]; | |
94 | target_ulong pteh = args[2]; | |
95 | target_ulong ptel = args[3]; | |
f73a2575 DG |
96 | target_ulong page_shift = 12; |
97 | target_ulong raddr; | |
7c43bca0 | 98 | target_ulong index; |
7c43bca0 | 99 | uint64_t token; |
f43e3525 DG |
100 | |
101 | /* only handle 4k and 16M pages for now */ | |
d5aea6f3 | 102 | if (pteh & HPTE64_V_LARGE) { |
f43e3525 DG |
103 | #if 0 /* We don't support 64k pages yet */ |
104 | if ((ptel & 0xf000) == 0x1000) { | |
105 | /* 64k page */ | |
f43e3525 DG |
106 | } else |
107 | #endif | |
108 | if ((ptel & 0xff000) == 0) { | |
109 | /* 16M page */ | |
f73a2575 | 110 | page_shift = 24; |
f43e3525 DG |
111 | /* lowest AVA bit must be 0 for 16M pages */ |
112 | if (pteh & 0x80) { | |
113 | return H_PARAMETER; | |
114 | } | |
115 | } else { | |
116 | return H_PARAMETER; | |
117 | } | |
118 | } | |
119 | ||
d5aea6f3 | 120 | raddr = (ptel & HPTE64_R_RPN) & ~((1ULL << page_shift) - 1); |
f43e3525 | 121 | |
fb164994 | 122 | if (raddr < machine->ram_size) { |
f73a2575 | 123 | /* Regular RAM - should have WIMG=0010 */ |
d5aea6f3 | 124 | if ((ptel & HPTE64_R_WIMG) != HPTE64_R_M) { |
f73a2575 DG |
125 | return H_PARAMETER; |
126 | } | |
127 | } else { | |
128 | /* Looks like an IO address */ | |
129 | /* FIXME: What WIMG combinations could be sensible for IO? | |
130 | * For now we allow WIMG=010x, but are there others? */ | |
131 | /* FIXME: Should we check against registered IO addresses? */ | |
d5aea6f3 | 132 | if ((ptel & (HPTE64_R_W | HPTE64_R_I | HPTE64_R_M)) != HPTE64_R_I) { |
f73a2575 DG |
133 | return H_PARAMETER; |
134 | } | |
f43e3525 | 135 | } |
f73a2575 | 136 | |
f43e3525 DG |
137 | pteh &= ~0x60ULL; |
138 | ||
f3c75d42 | 139 | if (!valid_pte_index(env, pte_index)) { |
f43e3525 DG |
140 | return H_PARAMETER; |
141 | } | |
7c43bca0 AK |
142 | |
143 | index = 0; | |
f43e3525 DG |
144 | if (likely((flags & H_EXACT) == 0)) { |
145 | pte_index &= ~7ULL; | |
7c43bca0 | 146 | token = ppc_hash64_start_access(cpu, pte_index); |
7aaf4957 | 147 | for (; index < 8; index++) { |
7c43bca0 | 148 | if ((ppc_hash64_load_hpte0(env, token, index) & HPTE64_V_VALID) == 0) { |
f43e3525 DG |
149 | break; |
150 | } | |
7aaf4957 | 151 | } |
7c43bca0 | 152 | ppc_hash64_stop_access(token); |
7aaf4957 AK |
153 | if (index == 8) { |
154 | return H_PTEG_FULL; | |
155 | } | |
f43e3525 | 156 | } else { |
7c43bca0 AK |
157 | token = ppc_hash64_start_access(cpu, pte_index); |
158 | if (ppc_hash64_load_hpte0(env, token, 0) & HPTE64_V_VALID) { | |
159 | ppc_hash64_stop_access(token); | |
f43e3525 DG |
160 | return H_PTEG_FULL; |
161 | } | |
7c43bca0 | 162 | ppc_hash64_stop_access(token); |
f43e3525 | 163 | } |
7c43bca0 | 164 | |
3f94170b AK |
165 | ppc_hash64_store_hpte(env, pte_index + index, |
166 | pteh | HPTE64_V_HPTE_DIRTY, ptel); | |
f43e3525 | 167 | |
7c43bca0 | 168 | args[0] = pte_index + index; |
f43e3525 DG |
169 | return H_SUCCESS; |
170 | } | |
171 | ||
a3801402 | 172 | typedef enum { |
a3d0abae DG |
173 | REMOVE_SUCCESS = 0, |
174 | REMOVE_NOT_FOUND = 1, | |
175 | REMOVE_PARM = 2, | |
176 | REMOVE_HW = 3, | |
a3801402 | 177 | } RemoveResult; |
a3d0abae | 178 | |
a3801402 | 179 | static RemoveResult remove_hpte(CPUPPCState *env, target_ulong ptex, |
a3d0abae DG |
180 | target_ulong avpn, |
181 | target_ulong flags, | |
182 | target_ulong *vp, target_ulong *rp) | |
f43e3525 | 183 | { |
7c43bca0 | 184 | uint64_t token; |
f43e3525 DG |
185 | target_ulong v, r, rb; |
186 | ||
f3c75d42 | 187 | if (!valid_pte_index(env, ptex)) { |
a3d0abae | 188 | return REMOVE_PARM; |
f43e3525 DG |
189 | } |
190 | ||
7c43bca0 AK |
191 | token = ppc_hash64_start_access(ppc_env_get_cpu(env), ptex); |
192 | v = ppc_hash64_load_hpte0(env, token, 0); | |
193 | r = ppc_hash64_load_hpte1(env, token, 0); | |
194 | ppc_hash64_stop_access(token); | |
f43e3525 | 195 | |
d5aea6f3 | 196 | if ((v & HPTE64_V_VALID) == 0 || |
f43e3525 DG |
197 | ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) || |
198 | ((flags & H_ANDCOND) && (v & avpn) != 0)) { | |
a3d0abae | 199 | return REMOVE_NOT_FOUND; |
f43e3525 | 200 | } |
35f9304d | 201 | *vp = v; |
a3d0abae | 202 | *rp = r; |
3f94170b | 203 | ppc_hash64_store_hpte(env, ptex, HPTE64_V_HPTE_DIRTY, 0); |
a3d0abae | 204 | rb = compute_tlbie_rb(v, r, ptex); |
f43e3525 | 205 | ppc_tlb_invalidate_one(env, rb); |
a3d0abae DG |
206 | return REMOVE_SUCCESS; |
207 | } | |
208 | ||
28e02042 | 209 | static target_ulong h_remove(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
a3d0abae DG |
210 | target_ulong opcode, target_ulong *args) |
211 | { | |
b13ce26d | 212 | CPUPPCState *env = &cpu->env; |
a3d0abae DG |
213 | target_ulong flags = args[0]; |
214 | target_ulong pte_index = args[1]; | |
215 | target_ulong avpn = args[2]; | |
a3801402 | 216 | RemoveResult ret; |
a3d0abae DG |
217 | |
218 | ret = remove_hpte(env, pte_index, avpn, flags, | |
219 | &args[0], &args[1]); | |
220 | ||
221 | switch (ret) { | |
222 | case REMOVE_SUCCESS: | |
223 | return H_SUCCESS; | |
224 | ||
225 | case REMOVE_NOT_FOUND: | |
226 | return H_NOT_FOUND; | |
227 | ||
228 | case REMOVE_PARM: | |
229 | return H_PARAMETER; | |
230 | ||
231 | case REMOVE_HW: | |
232 | return H_HARDWARE; | |
233 | } | |
234 | ||
9a39970d | 235 | g_assert_not_reached(); |
a3d0abae DG |
236 | } |
237 | ||
238 | #define H_BULK_REMOVE_TYPE 0xc000000000000000ULL | |
239 | #define H_BULK_REMOVE_REQUEST 0x4000000000000000ULL | |
240 | #define H_BULK_REMOVE_RESPONSE 0x8000000000000000ULL | |
241 | #define H_BULK_REMOVE_END 0xc000000000000000ULL | |
242 | #define H_BULK_REMOVE_CODE 0x3000000000000000ULL | |
243 | #define H_BULK_REMOVE_SUCCESS 0x0000000000000000ULL | |
244 | #define H_BULK_REMOVE_NOT_FOUND 0x1000000000000000ULL | |
245 | #define H_BULK_REMOVE_PARM 0x2000000000000000ULL | |
246 | #define H_BULK_REMOVE_HW 0x3000000000000000ULL | |
247 | #define H_BULK_REMOVE_RC 0x0c00000000000000ULL | |
248 | #define H_BULK_REMOVE_FLAGS 0x0300000000000000ULL | |
249 | #define H_BULK_REMOVE_ABSOLUTE 0x0000000000000000ULL | |
250 | #define H_BULK_REMOVE_ANDCOND 0x0100000000000000ULL | |
251 | #define H_BULK_REMOVE_AVPN 0x0200000000000000ULL | |
252 | #define H_BULK_REMOVE_PTEX 0x00ffffffffffffffULL | |
253 | ||
254 | #define H_BULK_REMOVE_MAX_BATCH 4 | |
255 | ||
28e02042 | 256 | static target_ulong h_bulk_remove(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
a3d0abae DG |
257 | target_ulong opcode, target_ulong *args) |
258 | { | |
b13ce26d | 259 | CPUPPCState *env = &cpu->env; |
a3d0abae DG |
260 | int i; |
261 | ||
262 | for (i = 0; i < H_BULK_REMOVE_MAX_BATCH; i++) { | |
263 | target_ulong *tsh = &args[i*2]; | |
264 | target_ulong tsl = args[i*2 + 1]; | |
265 | target_ulong v, r, ret; | |
266 | ||
267 | if ((*tsh & H_BULK_REMOVE_TYPE) == H_BULK_REMOVE_END) { | |
268 | break; | |
269 | } else if ((*tsh & H_BULK_REMOVE_TYPE) != H_BULK_REMOVE_REQUEST) { | |
270 | return H_PARAMETER; | |
271 | } | |
272 | ||
273 | *tsh &= H_BULK_REMOVE_PTEX | H_BULK_REMOVE_FLAGS; | |
274 | *tsh |= H_BULK_REMOVE_RESPONSE; | |
275 | ||
276 | if ((*tsh & H_BULK_REMOVE_ANDCOND) && (*tsh & H_BULK_REMOVE_AVPN)) { | |
277 | *tsh |= H_BULK_REMOVE_PARM; | |
278 | return H_PARAMETER; | |
279 | } | |
280 | ||
281 | ret = remove_hpte(env, *tsh & H_BULK_REMOVE_PTEX, tsl, | |
282 | (*tsh & H_BULK_REMOVE_FLAGS) >> 26, | |
283 | &v, &r); | |
284 | ||
285 | *tsh |= ret << 60; | |
286 | ||
287 | switch (ret) { | |
288 | case REMOVE_SUCCESS: | |
d5aea6f3 | 289 | *tsh |= (r & (HPTE64_R_C | HPTE64_R_R)) << 43; |
a3d0abae DG |
290 | break; |
291 | ||
292 | case REMOVE_PARM: | |
293 | return H_PARAMETER; | |
294 | ||
295 | case REMOVE_HW: | |
296 | return H_HARDWARE; | |
297 | } | |
298 | } | |
299 | ||
f43e3525 DG |
300 | return H_SUCCESS; |
301 | } | |
302 | ||
28e02042 | 303 | static target_ulong h_protect(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
f43e3525 DG |
304 | target_ulong opcode, target_ulong *args) |
305 | { | |
b13ce26d | 306 | CPUPPCState *env = &cpu->env; |
f43e3525 DG |
307 | target_ulong flags = args[0]; |
308 | target_ulong pte_index = args[1]; | |
309 | target_ulong avpn = args[2]; | |
7c43bca0 | 310 | uint64_t token; |
f43e3525 DG |
311 | target_ulong v, r, rb; |
312 | ||
f3c75d42 | 313 | if (!valid_pte_index(env, pte_index)) { |
f43e3525 DG |
314 | return H_PARAMETER; |
315 | } | |
316 | ||
7c43bca0 AK |
317 | token = ppc_hash64_start_access(cpu, pte_index); |
318 | v = ppc_hash64_load_hpte0(env, token, 0); | |
319 | r = ppc_hash64_load_hpte1(env, token, 0); | |
320 | ppc_hash64_stop_access(token); | |
f43e3525 | 321 | |
d5aea6f3 | 322 | if ((v & HPTE64_V_VALID) == 0 || |
f43e3525 | 323 | ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) { |
f43e3525 DG |
324 | return H_NOT_FOUND; |
325 | } | |
326 | ||
d5aea6f3 DG |
327 | r &= ~(HPTE64_R_PP0 | HPTE64_R_PP | HPTE64_R_N | |
328 | HPTE64_R_KEY_HI | HPTE64_R_KEY_LO); | |
329 | r |= (flags << 55) & HPTE64_R_PP0; | |
330 | r |= (flags << 48) & HPTE64_R_KEY_HI; | |
331 | r |= flags & (HPTE64_R_PP | HPTE64_R_N | HPTE64_R_KEY_LO); | |
f43e3525 | 332 | rb = compute_tlbie_rb(v, r, pte_index); |
3f94170b AK |
333 | ppc_hash64_store_hpte(env, pte_index, |
334 | (v & ~HPTE64_V_VALID) | HPTE64_V_HPTE_DIRTY, 0); | |
f43e3525 | 335 | ppc_tlb_invalidate_one(env, rb); |
f43e3525 | 336 | /* Don't need a memory barrier, due to qemu's global lock */ |
3f94170b | 337 | ppc_hash64_store_hpte(env, pte_index, v | HPTE64_V_HPTE_DIRTY, r); |
f43e3525 DG |
338 | return H_SUCCESS; |
339 | } | |
340 | ||
28e02042 | 341 | static target_ulong h_read(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
6bbd5dde EC |
342 | target_ulong opcode, target_ulong *args) |
343 | { | |
344 | CPUPPCState *env = &cpu->env; | |
345 | target_ulong flags = args[0]; | |
346 | target_ulong pte_index = args[1]; | |
347 | uint8_t *hpte; | |
348 | int i, ridx, n_entries = 1; | |
349 | ||
f3c75d42 | 350 | if (!valid_pte_index(env, pte_index)) { |
6bbd5dde EC |
351 | return H_PARAMETER; |
352 | } | |
353 | ||
354 | if (flags & H_READ_4) { | |
355 | /* Clear the two low order bits */ | |
356 | pte_index &= ~(3ULL); | |
357 | n_entries = 4; | |
358 | } | |
359 | ||
360 | hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64); | |
361 | ||
362 | for (i = 0, ridx = 0; i < n_entries; i++) { | |
363 | args[ridx++] = ldq_p(hpte); | |
364 | args[ridx++] = ldq_p(hpte + (HASH_PTE_SIZE_64/2)); | |
365 | hpte += HASH_PTE_SIZE_64; | |
366 | } | |
367 | ||
368 | return H_SUCCESS; | |
369 | } | |
370 | ||
28e02042 | 371 | static target_ulong h_set_dabr(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
821303f5 DG |
372 | target_ulong opcode, target_ulong *args) |
373 | { | |
374 | /* FIXME: actually implement this */ | |
375 | return H_HARDWARE; | |
376 | } | |
377 | ||
ed120055 DG |
378 | #define FLAGS_REGISTER_VPA 0x0000200000000000ULL |
379 | #define FLAGS_REGISTER_DTL 0x0000400000000000ULL | |
380 | #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL | |
381 | #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL | |
382 | #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL | |
383 | #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL | |
384 | ||
385 | #define VPA_MIN_SIZE 640 | |
386 | #define VPA_SIZE_OFFSET 0x4 | |
387 | #define VPA_SHARED_PROC_OFFSET 0x9 | |
388 | #define VPA_SHARED_PROC_VAL 0x2 | |
389 | ||
e2684c0b | 390 | static target_ulong register_vpa(CPUPPCState *env, target_ulong vpa) |
ed120055 | 391 | { |
33276f1b | 392 | CPUState *cs = CPU(ppc_env_get_cpu(env)); |
ed120055 DG |
393 | uint16_t size; |
394 | uint8_t tmp; | |
395 | ||
396 | if (vpa == 0) { | |
397 | hcall_dprintf("Can't cope with registering a VPA at logical 0\n"); | |
398 | return H_HARDWARE; | |
399 | } | |
400 | ||
401 | if (vpa % env->dcache_line_size) { | |
402 | return H_PARAMETER; | |
403 | } | |
404 | /* FIXME: bounds check the address */ | |
405 | ||
41701aa4 | 406 | size = lduw_be_phys(cs->as, vpa + 0x4); |
ed120055 DG |
407 | |
408 | if (size < VPA_MIN_SIZE) { | |
409 | return H_PARAMETER; | |
410 | } | |
411 | ||
412 | /* VPA is not allowed to cross a page boundary */ | |
413 | if ((vpa / 4096) != ((vpa + size - 1) / 4096)) { | |
414 | return H_PARAMETER; | |
415 | } | |
416 | ||
1bfb37d1 | 417 | env->vpa_addr = vpa; |
ed120055 | 418 | |
2c17449b | 419 | tmp = ldub_phys(cs->as, env->vpa_addr + VPA_SHARED_PROC_OFFSET); |
ed120055 | 420 | tmp |= VPA_SHARED_PROC_VAL; |
db3be60d | 421 | stb_phys(cs->as, env->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp); |
ed120055 DG |
422 | |
423 | return H_SUCCESS; | |
424 | } | |
425 | ||
e2684c0b | 426 | static target_ulong deregister_vpa(CPUPPCState *env, target_ulong vpa) |
ed120055 | 427 | { |
1bfb37d1 | 428 | if (env->slb_shadow_addr) { |
ed120055 DG |
429 | return H_RESOURCE; |
430 | } | |
431 | ||
1bfb37d1 | 432 | if (env->dtl_addr) { |
ed120055 DG |
433 | return H_RESOURCE; |
434 | } | |
435 | ||
1bfb37d1 | 436 | env->vpa_addr = 0; |
ed120055 DG |
437 | return H_SUCCESS; |
438 | } | |
439 | ||
e2684c0b | 440 | static target_ulong register_slb_shadow(CPUPPCState *env, target_ulong addr) |
ed120055 | 441 | { |
33276f1b | 442 | CPUState *cs = CPU(ppc_env_get_cpu(env)); |
ed120055 DG |
443 | uint32_t size; |
444 | ||
445 | if (addr == 0) { | |
446 | hcall_dprintf("Can't cope with SLB shadow at logical 0\n"); | |
447 | return H_HARDWARE; | |
448 | } | |
449 | ||
fdfba1a2 | 450 | size = ldl_be_phys(cs->as, addr + 0x4); |
ed120055 DG |
451 | if (size < 0x8) { |
452 | return H_PARAMETER; | |
453 | } | |
454 | ||
455 | if ((addr / 4096) != ((addr + size - 1) / 4096)) { | |
456 | return H_PARAMETER; | |
457 | } | |
458 | ||
1bfb37d1 | 459 | if (!env->vpa_addr) { |
ed120055 DG |
460 | return H_RESOURCE; |
461 | } | |
462 | ||
1bfb37d1 DG |
463 | env->slb_shadow_addr = addr; |
464 | env->slb_shadow_size = size; | |
ed120055 DG |
465 | |
466 | return H_SUCCESS; | |
467 | } | |
468 | ||
e2684c0b | 469 | static target_ulong deregister_slb_shadow(CPUPPCState *env, target_ulong addr) |
ed120055 | 470 | { |
1bfb37d1 DG |
471 | env->slb_shadow_addr = 0; |
472 | env->slb_shadow_size = 0; | |
ed120055 DG |
473 | return H_SUCCESS; |
474 | } | |
475 | ||
e2684c0b | 476 | static target_ulong register_dtl(CPUPPCState *env, target_ulong addr) |
ed120055 | 477 | { |
33276f1b | 478 | CPUState *cs = CPU(ppc_env_get_cpu(env)); |
ed120055 DG |
479 | uint32_t size; |
480 | ||
481 | if (addr == 0) { | |
482 | hcall_dprintf("Can't cope with DTL at logical 0\n"); | |
483 | return H_HARDWARE; | |
484 | } | |
485 | ||
fdfba1a2 | 486 | size = ldl_be_phys(cs->as, addr + 0x4); |
ed120055 DG |
487 | |
488 | if (size < 48) { | |
489 | return H_PARAMETER; | |
490 | } | |
491 | ||
1bfb37d1 | 492 | if (!env->vpa_addr) { |
ed120055 DG |
493 | return H_RESOURCE; |
494 | } | |
495 | ||
1bfb37d1 | 496 | env->dtl_addr = addr; |
ed120055 DG |
497 | env->dtl_size = size; |
498 | ||
499 | return H_SUCCESS; | |
500 | } | |
501 | ||
73f7821b | 502 | static target_ulong deregister_dtl(CPUPPCState *env, target_ulong addr) |
ed120055 | 503 | { |
1bfb37d1 | 504 | env->dtl_addr = 0; |
ed120055 DG |
505 | env->dtl_size = 0; |
506 | ||
507 | return H_SUCCESS; | |
508 | } | |
509 | ||
28e02042 | 510 | static target_ulong h_register_vpa(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
ed120055 DG |
511 | target_ulong opcode, target_ulong *args) |
512 | { | |
513 | target_ulong flags = args[0]; | |
514 | target_ulong procno = args[1]; | |
515 | target_ulong vpa = args[2]; | |
516 | target_ulong ret = H_PARAMETER; | |
e2684c0b | 517 | CPUPPCState *tenv; |
0f20ba62 | 518 | PowerPCCPU *tcpu; |
ed120055 | 519 | |
0f20ba62 | 520 | tcpu = ppc_get_vcpu_by_dt_id(procno); |
5353d03d | 521 | if (!tcpu) { |
ed120055 DG |
522 | return H_PARAMETER; |
523 | } | |
0f20ba62 | 524 | tenv = &tcpu->env; |
ed120055 DG |
525 | |
526 | switch (flags) { | |
527 | case FLAGS_REGISTER_VPA: | |
528 | ret = register_vpa(tenv, vpa); | |
529 | break; | |
530 | ||
531 | case FLAGS_DEREGISTER_VPA: | |
532 | ret = deregister_vpa(tenv, vpa); | |
533 | break; | |
534 | ||
535 | case FLAGS_REGISTER_SLBSHADOW: | |
536 | ret = register_slb_shadow(tenv, vpa); | |
537 | break; | |
538 | ||
539 | case FLAGS_DEREGISTER_SLBSHADOW: | |
540 | ret = deregister_slb_shadow(tenv, vpa); | |
541 | break; | |
542 | ||
543 | case FLAGS_REGISTER_DTL: | |
544 | ret = register_dtl(tenv, vpa); | |
545 | break; | |
546 | ||
547 | case FLAGS_DEREGISTER_DTL: | |
548 | ret = deregister_dtl(tenv, vpa); | |
549 | break; | |
550 | } | |
551 | ||
552 | return ret; | |
553 | } | |
554 | ||
28e02042 | 555 | static target_ulong h_cede(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
ed120055 DG |
556 | target_ulong opcode, target_ulong *args) |
557 | { | |
b13ce26d | 558 | CPUPPCState *env = &cpu->env; |
fcd7d003 | 559 | CPUState *cs = CPU(cpu); |
b13ce26d | 560 | |
ed120055 DG |
561 | env->msr |= (1ULL << MSR_EE); |
562 | hreg_compute_hflags(env); | |
fcd7d003 | 563 | if (!cpu_has_work(cs)) { |
259186a7 | 564 | cs->halted = 1; |
27103424 | 565 | cs->exception_index = EXCP_HLT; |
fcd7d003 | 566 | cs->exit_request = 1; |
ed120055 DG |
567 | } |
568 | return H_SUCCESS; | |
569 | } | |
570 | ||
28e02042 | 571 | static target_ulong h_rtas(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
39ac8455 DG |
572 | target_ulong opcode, target_ulong *args) |
573 | { | |
574 | target_ulong rtas_r3 = args[0]; | |
4fe822e0 AK |
575 | uint32_t token = rtas_ld(rtas_r3, 0); |
576 | uint32_t nargs = rtas_ld(rtas_r3, 1); | |
577 | uint32_t nret = rtas_ld(rtas_r3, 2); | |
39ac8455 | 578 | |
210b580b | 579 | return spapr_rtas_call(cpu, spapr, token, nargs, rtas_r3 + 12, |
39ac8455 DG |
580 | nret, rtas_r3 + 12 + 4*nargs); |
581 | } | |
582 | ||
28e02042 | 583 | static target_ulong h_logical_load(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
584 | target_ulong opcode, target_ulong *args) |
585 | { | |
fdfba1a2 | 586 | CPUState *cs = CPU(cpu); |
827200a2 DG |
587 | target_ulong size = args[0]; |
588 | target_ulong addr = args[1]; | |
589 | ||
590 | switch (size) { | |
591 | case 1: | |
2c17449b | 592 | args[0] = ldub_phys(cs->as, addr); |
827200a2 DG |
593 | return H_SUCCESS; |
594 | case 2: | |
41701aa4 | 595 | args[0] = lduw_phys(cs->as, addr); |
827200a2 DG |
596 | return H_SUCCESS; |
597 | case 4: | |
fdfba1a2 | 598 | args[0] = ldl_phys(cs->as, addr); |
827200a2 DG |
599 | return H_SUCCESS; |
600 | case 8: | |
2c17449b | 601 | args[0] = ldq_phys(cs->as, addr); |
827200a2 DG |
602 | return H_SUCCESS; |
603 | } | |
604 | return H_PARAMETER; | |
605 | } | |
606 | ||
28e02042 | 607 | static target_ulong h_logical_store(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
608 | target_ulong opcode, target_ulong *args) |
609 | { | |
f606604f EI |
610 | CPUState *cs = CPU(cpu); |
611 | ||
827200a2 DG |
612 | target_ulong size = args[0]; |
613 | target_ulong addr = args[1]; | |
614 | target_ulong val = args[2]; | |
615 | ||
616 | switch (size) { | |
617 | case 1: | |
db3be60d | 618 | stb_phys(cs->as, addr, val); |
827200a2 DG |
619 | return H_SUCCESS; |
620 | case 2: | |
5ce5944d | 621 | stw_phys(cs->as, addr, val); |
827200a2 DG |
622 | return H_SUCCESS; |
623 | case 4: | |
ab1da857 | 624 | stl_phys(cs->as, addr, val); |
827200a2 DG |
625 | return H_SUCCESS; |
626 | case 8: | |
f606604f | 627 | stq_phys(cs->as, addr, val); |
827200a2 DG |
628 | return H_SUCCESS; |
629 | } | |
630 | return H_PARAMETER; | |
631 | } | |
632 | ||
28e02042 | 633 | static target_ulong h_logical_memop(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
c73e3771 BH |
634 | target_ulong opcode, target_ulong *args) |
635 | { | |
fdfba1a2 EI |
636 | CPUState *cs = CPU(cpu); |
637 | ||
c73e3771 BH |
638 | target_ulong dst = args[0]; /* Destination address */ |
639 | target_ulong src = args[1]; /* Source address */ | |
640 | target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */ | |
641 | target_ulong count = args[3]; /* Element count */ | |
642 | target_ulong op = args[4]; /* 0 = copy, 1 = invert */ | |
643 | uint64_t tmp; | |
644 | unsigned int mask = (1 << esize) - 1; | |
645 | int step = 1 << esize; | |
646 | ||
647 | if (count > 0x80000000) { | |
648 | return H_PARAMETER; | |
649 | } | |
650 | ||
651 | if ((dst & mask) || (src & mask) || (op > 1)) { | |
652 | return H_PARAMETER; | |
653 | } | |
654 | ||
655 | if (dst >= src && dst < (src + (count << esize))) { | |
656 | dst = dst + ((count - 1) << esize); | |
657 | src = src + ((count - 1) << esize); | |
658 | step = -step; | |
659 | } | |
660 | ||
661 | while (count--) { | |
662 | switch (esize) { | |
663 | case 0: | |
2c17449b | 664 | tmp = ldub_phys(cs->as, src); |
c73e3771 BH |
665 | break; |
666 | case 1: | |
41701aa4 | 667 | tmp = lduw_phys(cs->as, src); |
c73e3771 BH |
668 | break; |
669 | case 2: | |
fdfba1a2 | 670 | tmp = ldl_phys(cs->as, src); |
c73e3771 BH |
671 | break; |
672 | case 3: | |
2c17449b | 673 | tmp = ldq_phys(cs->as, src); |
c73e3771 BH |
674 | break; |
675 | default: | |
676 | return H_PARAMETER; | |
677 | } | |
678 | if (op == 1) { | |
679 | tmp = ~tmp; | |
680 | } | |
681 | switch (esize) { | |
682 | case 0: | |
db3be60d | 683 | stb_phys(cs->as, dst, tmp); |
c73e3771 BH |
684 | break; |
685 | case 1: | |
5ce5944d | 686 | stw_phys(cs->as, dst, tmp); |
c73e3771 BH |
687 | break; |
688 | case 2: | |
ab1da857 | 689 | stl_phys(cs->as, dst, tmp); |
c73e3771 BH |
690 | break; |
691 | case 3: | |
f606604f | 692 | stq_phys(cs->as, dst, tmp); |
c73e3771 BH |
693 | break; |
694 | } | |
695 | dst = dst + step; | |
696 | src = src + step; | |
697 | } | |
698 | ||
699 | return H_SUCCESS; | |
700 | } | |
701 | ||
28e02042 | 702 | static target_ulong h_logical_icbi(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
703 | target_ulong opcode, target_ulong *args) |
704 | { | |
705 | /* Nothing to do on emulation, KVM will trap this in the kernel */ | |
706 | return H_SUCCESS; | |
707 | } | |
708 | ||
28e02042 | 709 | static target_ulong h_logical_dcbf(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
710 | target_ulong opcode, target_ulong *args) |
711 | { | |
712 | /* Nothing to do on emulation, KVM will trap this in the kernel */ | |
713 | return H_SUCCESS; | |
714 | } | |
715 | ||
7d0cd464 PM |
716 | static target_ulong h_set_mode_resource_le(PowerPCCPU *cpu, |
717 | target_ulong mflags, | |
718 | target_ulong value1, | |
719 | target_ulong value2) | |
42561bf2 AB |
720 | { |
721 | CPUState *cs; | |
42561bf2 | 722 | |
c4015bbd AK |
723 | if (value1) { |
724 | return H_P3; | |
725 | } | |
726 | if (value2) { | |
727 | return H_P4; | |
728 | } | |
729 | ||
730 | switch (mflags) { | |
731 | case H_SET_MODE_ENDIAN_BIG: | |
732 | CPU_FOREACH(cs) { | |
733 | set_spr(cs, SPR_LPCR, 0, LPCR_ILE); | |
42561bf2 | 734 | } |
eefaccc0 | 735 | spapr_pci_switch_vga(true); |
c4015bbd AK |
736 | return H_SUCCESS; |
737 | ||
738 | case H_SET_MODE_ENDIAN_LITTLE: | |
739 | CPU_FOREACH(cs) { | |
740 | set_spr(cs, SPR_LPCR, LPCR_ILE, LPCR_ILE); | |
42561bf2 | 741 | } |
eefaccc0 | 742 | spapr_pci_switch_vga(false); |
c4015bbd AK |
743 | return H_SUCCESS; |
744 | } | |
42561bf2 | 745 | |
c4015bbd AK |
746 | return H_UNSUPPORTED_FLAG; |
747 | } | |
42561bf2 | 748 | |
7d0cd464 PM |
749 | static target_ulong h_set_mode_resource_addr_trans_mode(PowerPCCPU *cpu, |
750 | target_ulong mflags, | |
751 | target_ulong value1, | |
752 | target_ulong value2) | |
d5ac4f54 AK |
753 | { |
754 | CPUState *cs; | |
755 | PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); | |
756 | target_ulong prefix; | |
757 | ||
758 | if (!(pcc->insns_flags2 & PPC2_ISA207S)) { | |
759 | return H_P2; | |
760 | } | |
761 | if (value1) { | |
762 | return H_P3; | |
763 | } | |
764 | if (value2) { | |
765 | return H_P4; | |
766 | } | |
767 | ||
768 | switch (mflags) { | |
769 | case H_SET_MODE_ADDR_TRANS_NONE: | |
770 | prefix = 0; | |
771 | break; | |
772 | case H_SET_MODE_ADDR_TRANS_0001_8000: | |
773 | prefix = 0x18000; | |
774 | break; | |
775 | case H_SET_MODE_ADDR_TRANS_C000_0000_0000_4000: | |
b653282e | 776 | prefix = 0xC000000000004000ULL; |
d5ac4f54 AK |
777 | break; |
778 | default: | |
779 | return H_UNSUPPORTED_FLAG; | |
780 | } | |
781 | ||
782 | CPU_FOREACH(cs) { | |
783 | CPUPPCState *env = &POWERPC_CPU(cpu)->env; | |
784 | ||
785 | set_spr(cs, SPR_LPCR, mflags << LPCR_AIL_SHIFT, LPCR_AIL); | |
786 | env->excp_prefix = prefix; | |
787 | } | |
788 | ||
789 | return H_SUCCESS; | |
790 | } | |
791 | ||
28e02042 | 792 | static target_ulong h_set_mode(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
c4015bbd AK |
793 | target_ulong opcode, target_ulong *args) |
794 | { | |
795 | target_ulong resource = args[1]; | |
796 | target_ulong ret = H_P2; | |
797 | ||
798 | switch (resource) { | |
799 | case H_SET_MODE_RESOURCE_LE: | |
7d0cd464 | 800 | ret = h_set_mode_resource_le(cpu, args[0], args[2], args[3]); |
c4015bbd | 801 | break; |
d5ac4f54 | 802 | case H_SET_MODE_RESOURCE_ADDR_TRANS_MODE: |
7d0cd464 PM |
803 | ret = h_set_mode_resource_addr_trans_mode(cpu, args[0], |
804 | args[2], args[3]); | |
d5ac4f54 | 805 | break; |
42561bf2 AB |
806 | } |
807 | ||
42561bf2 AB |
808 | return ret; |
809 | } | |
810 | ||
03d196b7 BR |
811 | /* |
812 | * Return the offset to the requested option vector @vector in the | |
813 | * option vector table @table. | |
814 | */ | |
815 | static target_ulong cas_get_option_vector(int vector, target_ulong table) | |
816 | { | |
817 | int i; | |
818 | char nr_vectors, nr_entries; | |
819 | ||
820 | if (!table) { | |
821 | return 0; | |
822 | } | |
823 | ||
824 | nr_vectors = (ldl_phys(&address_space_memory, table) >> 24) + 1; | |
825 | if (!vector || vector > nr_vectors) { | |
826 | return 0; | |
827 | } | |
828 | table++; /* skip nr option vectors */ | |
829 | ||
830 | for (i = 0; i < vector - 1; i++) { | |
831 | nr_entries = ldl_phys(&address_space_memory, table) >> 24; | |
832 | table += nr_entries + 2; | |
833 | } | |
834 | return table; | |
835 | } | |
836 | ||
3794d548 AK |
837 | typedef struct { |
838 | PowerPCCPU *cpu; | |
839 | uint32_t cpu_version; | |
840 | int ret; | |
841 | } SetCompatState; | |
842 | ||
843 | static void do_set_compat(void *arg) | |
844 | { | |
845 | SetCompatState *s = arg; | |
846 | ||
847 | cpu_synchronize_state(CPU(s->cpu)); | |
848 | s->ret = ppc_set_compat(s->cpu, s->cpu_version); | |
849 | } | |
850 | ||
851 | #define get_compat_level(cpuver) ( \ | |
852 | ((cpuver) == CPU_POWERPC_LOGICAL_2_05) ? 2050 : \ | |
853 | ((cpuver) == CPU_POWERPC_LOGICAL_2_06) ? 2060 : \ | |
854 | ((cpuver) == CPU_POWERPC_LOGICAL_2_06_PLUS) ? 2061 : \ | |
855 | ((cpuver) == CPU_POWERPC_LOGICAL_2_07) ? 2070 : 0) | |
856 | ||
03d196b7 BR |
857 | #define OV5_DRCONF_MEMORY 0x20 |
858 | ||
2a6593cb | 859 | static target_ulong h_client_architecture_support(PowerPCCPU *cpu_, |
28e02042 | 860 | sPAPRMachineState *spapr, |
2a6593cb AK |
861 | target_ulong opcode, |
862 | target_ulong *args) | |
863 | { | |
03d196b7 | 864 | target_ulong list = args[0], ov_table; |
3794d548 AK |
865 | PowerPCCPUClass *pcc_ = POWERPC_CPU_GET_CLASS(cpu_); |
866 | CPUState *cs; | |
03d196b7 | 867 | bool cpu_match = false, cpu_update = true, memory_update = false; |
3794d548 AK |
868 | unsigned old_cpu_version = cpu_->cpu_version; |
869 | unsigned compat_lvl = 0, cpu_version = 0; | |
870 | unsigned max_lvl = get_compat_level(cpu_->max_compat); | |
871 | int counter; | |
03d196b7 | 872 | char ov5_byte2; |
3794d548 AK |
873 | |
874 | /* Parse PVR list */ | |
875 | for (counter = 0; counter < 512; ++counter) { | |
876 | uint32_t pvr, pvr_mask; | |
877 | ||
878 | pvr_mask = rtas_ld(list, 0); | |
879 | list += 4; | |
880 | pvr = rtas_ld(list, 0); | |
881 | list += 4; | |
882 | ||
883 | trace_spapr_cas_pvr_try(pvr); | |
884 | if (!max_lvl && | |
885 | ((cpu_->env.spr[SPR_PVR] & pvr_mask) == (pvr & pvr_mask))) { | |
886 | cpu_match = true; | |
887 | cpu_version = 0; | |
888 | } else if (pvr == cpu_->cpu_version) { | |
889 | cpu_match = true; | |
890 | cpu_version = cpu_->cpu_version; | |
891 | } else if (!cpu_match) { | |
892 | /* If it is a logical PVR, try to determine the highest level */ | |
893 | unsigned lvl = get_compat_level(pvr); | |
894 | if (lvl) { | |
895 | bool is205 = (pcc_->pcr_mask & PCR_COMPAT_2_05) && | |
896 | (lvl == get_compat_level(CPU_POWERPC_LOGICAL_2_05)); | |
897 | bool is206 = (pcc_->pcr_mask & PCR_COMPAT_2_06) && | |
898 | ((lvl == get_compat_level(CPU_POWERPC_LOGICAL_2_06)) || | |
899 | (lvl == get_compat_level(CPU_POWERPC_LOGICAL_2_06_PLUS))); | |
900 | ||
901 | if (is205 || is206) { | |
902 | if (!max_lvl) { | |
903 | /* User did not set the level, choose the highest */ | |
904 | if (compat_lvl <= lvl) { | |
905 | compat_lvl = lvl; | |
906 | cpu_version = pvr; | |
907 | } | |
908 | } else if (max_lvl >= lvl) { | |
909 | /* User chose the level, don't set higher than this */ | |
910 | compat_lvl = lvl; | |
911 | cpu_version = pvr; | |
912 | } | |
913 | } | |
914 | } | |
915 | } | |
916 | /* Terminator record */ | |
917 | if (~pvr_mask & pvr) { | |
918 | break; | |
919 | } | |
920 | } | |
921 | ||
3794d548 AK |
922 | /* Parsing finished */ |
923 | trace_spapr_cas_pvr(cpu_->cpu_version, cpu_match, | |
924 | cpu_version, pcc_->pcr_mask); | |
925 | ||
926 | /* Update CPUs */ | |
927 | if (old_cpu_version != cpu_version) { | |
928 | CPU_FOREACH(cs) { | |
929 | SetCompatState s = { | |
930 | .cpu = POWERPC_CPU(cs), | |
931 | .cpu_version = cpu_version, | |
932 | .ret = 0 | |
933 | }; | |
934 | ||
935 | run_on_cpu(cs, do_set_compat, &s); | |
936 | ||
937 | if (s.ret < 0) { | |
938 | fprintf(stderr, "Unable to set compatibility mode\n"); | |
939 | return H_HARDWARE; | |
940 | } | |
941 | } | |
942 | } | |
943 | ||
944 | if (!cpu_version) { | |
03d196b7 | 945 | cpu_update = false; |
3794d548 | 946 | } |
2a6593cb | 947 | |
03d196b7 BR |
948 | /* For the future use: here @ov_table points to the first option vector */ |
949 | ov_table = list; | |
950 | ||
951 | list = cas_get_option_vector(5, ov_table); | |
2a6593cb AK |
952 | if (!list) { |
953 | return H_SUCCESS; | |
954 | } | |
955 | ||
03d196b7 BR |
956 | /* @list now points to OV 5 */ |
957 | list += 2; | |
958 | ov5_byte2 = rtas_ld(list, 0) >> 24; | |
959 | if (ov5_byte2 & OV5_DRCONF_MEMORY) { | |
960 | memory_update = true; | |
961 | } | |
962 | ||
963 | if (spapr_h_cas_compose_response(spapr, args[1], args[2], | |
964 | cpu_update, memory_update)) { | |
2a6593cb AK |
965 | qemu_system_reset_request(); |
966 | } | |
967 | ||
968 | return H_SUCCESS; | |
969 | } | |
970 | ||
7d7ba3fe DG |
971 | static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1]; |
972 | static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1]; | |
9fdf0c29 DG |
973 | |
974 | void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn) | |
975 | { | |
39ac8455 DG |
976 | spapr_hcall_fn *slot; |
977 | ||
978 | if (opcode <= MAX_HCALL_OPCODE) { | |
979 | assert((opcode & 0x3) == 0); | |
9fdf0c29 | 980 | |
39ac8455 DG |
981 | slot = &papr_hypercall_table[opcode / 4]; |
982 | } else { | |
983 | assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX)); | |
9fdf0c29 | 984 | |
39ac8455 DG |
985 | slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE]; |
986 | } | |
9fdf0c29 | 987 | |
c89d5299 | 988 | assert(!(*slot)); |
39ac8455 | 989 | *slot = fn; |
9fdf0c29 DG |
990 | } |
991 | ||
aa100fa4 | 992 | target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, |
9fdf0c29 DG |
993 | target_ulong *args) |
994 | { | |
28e02042 DG |
995 | sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
996 | ||
9fdf0c29 DG |
997 | if ((opcode <= MAX_HCALL_OPCODE) |
998 | && ((opcode & 0x3) == 0)) { | |
39ac8455 DG |
999 | spapr_hcall_fn fn = papr_hypercall_table[opcode / 4]; |
1000 | ||
1001 | if (fn) { | |
b13ce26d | 1002 | return fn(cpu, spapr, opcode, args); |
39ac8455 DG |
1003 | } |
1004 | } else if ((opcode >= KVMPPC_HCALL_BASE) && | |
1005 | (opcode <= KVMPPC_HCALL_MAX)) { | |
1006 | spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE]; | |
9fdf0c29 DG |
1007 | |
1008 | if (fn) { | |
b13ce26d | 1009 | return fn(cpu, spapr, opcode, args); |
9fdf0c29 DG |
1010 | } |
1011 | } | |
1012 | ||
aaf87c66 TH |
1013 | qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x" TARGET_FMT_lx "\n", |
1014 | opcode); | |
9fdf0c29 DG |
1015 | return H_FUNCTION; |
1016 | } | |
f43e3525 | 1017 | |
83f7d43a | 1018 | static void hypercall_register_types(void) |
f43e3525 DG |
1019 | { |
1020 | /* hcall-pft */ | |
1021 | spapr_register_hypercall(H_ENTER, h_enter); | |
1022 | spapr_register_hypercall(H_REMOVE, h_remove); | |
1023 | spapr_register_hypercall(H_PROTECT, h_protect); | |
6bbd5dde | 1024 | spapr_register_hypercall(H_READ, h_read); |
39ac8455 | 1025 | |
a3d0abae DG |
1026 | /* hcall-bulk */ |
1027 | spapr_register_hypercall(H_BULK_REMOVE, h_bulk_remove); | |
1028 | ||
821303f5 DG |
1029 | /* hcall-dabr */ |
1030 | spapr_register_hypercall(H_SET_DABR, h_set_dabr); | |
1031 | ||
ed120055 DG |
1032 | /* hcall-splpar */ |
1033 | spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa); | |
1034 | spapr_register_hypercall(H_CEDE, h_cede); | |
1035 | ||
827200a2 DG |
1036 | /* "debugger" hcalls (also used by SLOF). Note: We do -not- differenciate |
1037 | * here between the "CI" and the "CACHE" variants, they will use whatever | |
1038 | * mapping attributes qemu is using. When using KVM, the kernel will | |
1039 | * enforce the attributes more strongly | |
1040 | */ | |
1041 | spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load); | |
1042 | spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store); | |
1043 | spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load); | |
1044 | spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store); | |
1045 | spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi); | |
1046 | spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf); | |
c73e3771 | 1047 | spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop); |
827200a2 | 1048 | |
39ac8455 DG |
1049 | /* qemu/KVM-PPC specific hcalls */ |
1050 | spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas); | |
42561bf2 AB |
1051 | |
1052 | spapr_register_hypercall(H_SET_MODE, h_set_mode); | |
2a6593cb AK |
1053 | |
1054 | /* ibm,client-architecture-support support */ | |
1055 | spapr_register_hypercall(KVMPPC_H_CAS, h_client_architecture_support); | |
f43e3525 | 1056 | } |
83f7d43a AF |
1057 | |
1058 | type_init(hypercall_register_types) |