]> Git Repo - qemu.git/blame - target-cris/cpu.h
io: add QIOChannelTLS class
[qemu.git] / target-cris / cpu.h
CommitLineData
81fdc5f8
TS
1/*
2 * CRIS virtual CPU header
3 *
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
81fdc5f8
TS
19 */
20#ifndef CPU_CRIS_H
21#define CPU_CRIS_H
22
7ad757b2
SW
23#include "config.h"
24#include "qemu-common.h"
25
81fdc5f8
TS
26#define TARGET_LONG_BITS 32
27
9349b4f9 28#define CPUArchState struct CPUCRISState
c2764719 29
022c62cb 30#include "exec/cpu-defs.h"
81fdc5f8 31
1b1a38b0
EI
32#define EXCP_NMI 1
33#define EXCP_GURU 2
34#define EXCP_BUSFAULT 3
35#define EXCP_IRQ 4
36#define EXCP_BREAK 5
81fdc5f8 37
85097db6
RH
38/* CRIS-specific interrupt pending bits. */
39#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
40
3065839c
EI
41/* CRUS CPU device objects interrupt lines. */
42#define CRIS_CPU_IRQ 0
43#define CRIS_CPU_NMI 1
44
b41f7df0
EI
45/* Register aliases. R0 - R15 */
46#define R_FP 8
47#define R_SP 14
48#define R_ACR 15
49
50/* Support regs, P0 - P15 */
51#define PR_BZ 0
52#define PR_VR 1
53#define PR_PID 2
54#define PR_SRS 3
55#define PR_WZ 4
56#define PR_EXS 5
57#define PR_EDA 6
fb9fb692 58#define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
b41f7df0
EI
59#define PR_MOF 7
60#define PR_DZ 8
61#define PR_EBP 9
62#define PR_ERP 10
63#define PR_SRP 11
1b1a38b0 64#define PR_NRP 12
b41f7df0
EI
65#define PR_CCS 13
66#define PR_USP 14
f756c7a7 67#define PRV10_BRP 14
b41f7df0
EI
68#define PR_SPC 15
69
81fdc5f8 70/* CPU flags. */
1b1a38b0 71#define Q_FLAG 0x80000000
8219314b 72#define M_FLAG_V32 0x40000000
fb9fb692 73#define PFIX_FLAG 0x800 /* CRISv10 Only. */
774d5c5b
SS
74#define F_FLAG_V10 0x400
75#define P_FLAG_V10 0x200
81fdc5f8
TS
76#define S_FLAG 0x200
77#define R_FLAG 0x100
78#define P_FLAG 0x80
8219314b 79#define M_FLAG_V10 0x80
81fdc5f8 80#define U_FLAG 0x40
81fdc5f8
TS
81#define I_FLAG 0x20
82#define X_FLAG 0x10
83#define N_FLAG 0x08
84#define Z_FLAG 0x04
85#define V_FLAG 0x02
86#define C_FLAG 0x01
87#define ALU_FLAGS 0x1F
88
89/* Condition codes. */
90#define CC_CC 0
91#define CC_CS 1
92#define CC_NE 2
93#define CC_EQ 3
94#define CC_VC 4
95#define CC_VS 5
96#define CC_PL 6
97#define CC_MI 7
98#define CC_LS 8
99#define CC_HI 9
100#define CC_GE 10
101#define CC_LT 11
102#define CC_GT 12
103#define CC_LE 13
104#define CC_A 14
105#define CC_P 15
106
6ebbf390
JM
107#define NB_MMU_MODES 2
108
16a1b6e9
JQ
109typedef struct {
110 uint32_t hi;
111 uint32_t lo;
112} TLBSet;
113
81fdc5f8 114typedef struct CPUCRISState {
81fdc5f8 115 uint32_t regs[16];
b41f7df0 116 /* P0 - P15 are referred to as special registers in the docs. */
81fdc5f8 117 uint32_t pregs[16];
b41f7df0 118
64c7b9d8 119 /* Pseudo register for the PC. Not directly accessible on CRIS. */
81fdc5f8 120 uint32_t pc;
81fdc5f8 121
b41f7df0
EI
122 /* Pseudo register for the kernel stack. */
123 uint32_t ksp;
124
cf1d97f0
EI
125 /* Branch. */
126 int dslot;
81fdc5f8 127 int btaken;
cf1d97f0 128 uint32_t btarget;
81fdc5f8 129
81fdc5f8
TS
130 /* Condition flag tracking. */
131 uint32_t cc_op;
132 uint32_t cc_mask;
133 uint32_t cc_dest;
134 uint32_t cc_src;
135 uint32_t cc_result;
81fdc5f8
TS
136 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
137 int cc_size;
30abcfc7 138 /* X flag at the time of cc snapshot. */
81fdc5f8
TS
139 int cc_x;
140
fb9fb692
EI
141 /* CRIS has certain insns that lockout interrupts. */
142 int locked_irq;
786c02f1
EI
143 int interrupt_vector;
144 int fault_vector;
145 int trap_vector;
146
b41f7df0
EI
147 /* FIXME: add a check in the translator to avoid writing to support
148 register sets beyond the 4th. The ISA allows up to 256! but in
149 practice there is no core that implements more than 4.
150
151 Support function registers are used to control units close to the
152 core. Accesses do not pass down the normal hierarchy.
153 */
154 uint32_t sregs[4][16];
155
44cd42ee 156 /* Linear feedback shift reg in the mmu. Used to provide pseudo
67cc32eb 157 randomness for the 'hint' the mmu gives to sw for choosing valid
44cd42ee
EI
158 sets on TLB refills. */
159 uint32_t mmu_rand_lfsr;
160
b41f7df0
EI
161 /*
162 * We just store the stores to the tlbset here for later evaluation
163 * when the hw needs access to them.
164 *
165 * One for I and another for D.
166 */
16a1b6e9 167 TLBSet tlbsets[2][4][16];
b41f7df0 168
81fdc5f8 169 CPU_COMMON
ebab1720 170
f0c3c505
AF
171 /* Members from load_info on are preserved across resets. */
172 void *load_info;
81fdc5f8
TS
173} CPUCRISState;
174
e739a48e
AF
175#include "cpu-qom.h"
176
9fca5636 177CRISCPU *cpu_cris_init(const char *cpu_model);
ea3e9847 178int cpu_cris_exec(CPUState *cpu);
81fdc5f8
TS
179/* you can call this signal handler from your SIGBUS and SIGSEGV
180 signal handlers to inform the virtual CPU of exceptions. non zero
181 is returned if the signal was handled by the virtual CPU. */
182int cpu_cris_signal_handler(int host_signum, void *pinfo,
183 void *puc);
81fdc5f8 184
d1a94fec
AF
185void cris_initialize_tcg(void);
186void cris_initialize_crisv10_tcg(void);
187
81fdc5f8
TS
188enum {
189 CC_OP_DYNAMIC, /* Use env->cc_op */
190 CC_OP_FLAGS,
81fdc5f8
TS
191 CC_OP_CMP,
192 CC_OP_MOVE,
81fdc5f8
TS
193 CC_OP_ADD,
194 CC_OP_ADDC,
195 CC_OP_MCP,
196 CC_OP_ADDU,
197 CC_OP_SUB,
198 CC_OP_SUBU,
199 CC_OP_NEG,
200 CC_OP_BTST,
201 CC_OP_MULS,
202 CC_OP_MULU,
203 CC_OP_DSTEP,
fb9fb692 204 CC_OP_MSTEP,
81fdc5f8
TS
205 CC_OP_BOUND,
206
207 CC_OP_OR,
208 CC_OP_AND,
209 CC_OP_XOR,
210 CC_OP_LSL,
211 CC_OP_LSR,
212 CC_OP_ASR,
213 CC_OP_LZ
214};
215
81fdc5f8
TS
216/* CRIS uses 8k pages. */
217#define TARGET_PAGE_BITS 13
bb7ec043 218#define MMAP_SHIFT TARGET_PAGE_BITS
81fdc5f8 219
52705890
RH
220#define TARGET_PHYS_ADDR_SPACE_BITS 32
221#define TARGET_VIRT_ADDR_SPACE_BITS 32
222
2994fd96 223#define cpu_init(cpu_model) CPU(cpu_cris_init(cpu_model))
9fca5636 224
81fdc5f8 225#define cpu_exec cpu_cris_exec
81fdc5f8
TS
226#define cpu_signal_handler cpu_cris_signal_handler
227
6ebbf390
JM
228/* MMU modes definitions */
229#define MMU_MODE0_SUFFIX _kernel
230#define MMU_MODE1_SUFFIX _user
231#define MMU_USER_IDX 1
97ed5ccd 232static inline int cpu_mmu_index (CPUCRISState *env, bool ifetch)
6ebbf390 233{
b41f7df0 234 return !!(env->pregs[PR_CCS] & U_FLAG);
6ebbf390
JM
235}
236
7510454e 237int cris_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 238 int mmu_idx);
cc53adbc 239
9004627f 240/* Support function regs. */
81fdc5f8 241#define SFR_RW_GC_CFG 0][0
b41f7df0
EI
242#define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
243#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
244#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
245#define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
246#define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
247#define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
248#define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
81fdc5f8 249
022c62cb 250#include "exec/cpu-all.h"
622ed360 251
a1170bfd 252static inline void cpu_get_tb_cpu_state(CPUCRISState *env, target_ulong *pc,
6b917547
AL
253 target_ulong *cs_base, int *flags)
254{
255 *pc = env->pc;
256 *cs_base = 0;
257 *flags = env->dslot |
fb9fb692
EI
258 (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG
259 | X_FLAG | PFIX_FLAG));
6b917547
AL
260}
261
40e9eddd 262#define cpu_list cris_cpu_list
9a78eead 263void cris_cpu_list(FILE *f, fprintf_function cpu_fprintf);
40e9eddd 264
022c62cb 265#include "exec/exec-all.h"
f081c76c 266
81fdc5f8 267#endif
This page took 0.787854 seconds and 4 git commands to generate.