]>
Commit | Line | Data |
---|---|---|
81fdc5f8 TS |
1 | /* |
2 | * CRIS virtual CPU header | |
3 | * | |
4 | * Copyright (c) 2007 AXIS Communications AB | |
5 | * Written by Edgar E. Iglesias | |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
81fdc5f8 TS |
19 | */ |
20 | #ifndef CPU_CRIS_H | |
21 | #define CPU_CRIS_H | |
22 | ||
7ad757b2 SW |
23 | #include "config.h" |
24 | #include "qemu-common.h" | |
25 | ||
81fdc5f8 TS |
26 | #define TARGET_LONG_BITS 32 |
27 | ||
9349b4f9 | 28 | #define CPUArchState struct CPUCRISState |
c2764719 | 29 | |
022c62cb | 30 | #include "exec/cpu-defs.h" |
81fdc5f8 | 31 | |
81fdc5f8 TS |
32 | #define TARGET_HAS_ICE 1 |
33 | ||
34 | #define ELF_MACHINE EM_CRIS | |
35 | ||
1b1a38b0 EI |
36 | #define EXCP_NMI 1 |
37 | #define EXCP_GURU 2 | |
38 | #define EXCP_BUSFAULT 3 | |
39 | #define EXCP_IRQ 4 | |
40 | #define EXCP_BREAK 5 | |
81fdc5f8 | 41 | |
85097db6 RH |
42 | /* CRIS-specific interrupt pending bits. */ |
43 | #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 | |
44 | ||
b41f7df0 EI |
45 | /* Register aliases. R0 - R15 */ |
46 | #define R_FP 8 | |
47 | #define R_SP 14 | |
48 | #define R_ACR 15 | |
49 | ||
50 | /* Support regs, P0 - P15 */ | |
51 | #define PR_BZ 0 | |
52 | #define PR_VR 1 | |
53 | #define PR_PID 2 | |
54 | #define PR_SRS 3 | |
55 | #define PR_WZ 4 | |
56 | #define PR_EXS 5 | |
57 | #define PR_EDA 6 | |
fb9fb692 | 58 | #define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */ |
b41f7df0 EI |
59 | #define PR_MOF 7 |
60 | #define PR_DZ 8 | |
61 | #define PR_EBP 9 | |
62 | #define PR_ERP 10 | |
63 | #define PR_SRP 11 | |
1b1a38b0 | 64 | #define PR_NRP 12 |
b41f7df0 EI |
65 | #define PR_CCS 13 |
66 | #define PR_USP 14 | |
f756c7a7 | 67 | #define PRV10_BRP 14 |
b41f7df0 EI |
68 | #define PR_SPC 15 |
69 | ||
81fdc5f8 | 70 | /* CPU flags. */ |
1b1a38b0 | 71 | #define Q_FLAG 0x80000000 |
8219314b | 72 | #define M_FLAG_V32 0x40000000 |
fb9fb692 | 73 | #define PFIX_FLAG 0x800 /* CRISv10 Only. */ |
774d5c5b SS |
74 | #define F_FLAG_V10 0x400 |
75 | #define P_FLAG_V10 0x200 | |
81fdc5f8 TS |
76 | #define S_FLAG 0x200 |
77 | #define R_FLAG 0x100 | |
78 | #define P_FLAG 0x80 | |
8219314b | 79 | #define M_FLAG_V10 0x80 |
81fdc5f8 | 80 | #define U_FLAG 0x40 |
81fdc5f8 TS |
81 | #define I_FLAG 0x20 |
82 | #define X_FLAG 0x10 | |
83 | #define N_FLAG 0x08 | |
84 | #define Z_FLAG 0x04 | |
85 | #define V_FLAG 0x02 | |
86 | #define C_FLAG 0x01 | |
87 | #define ALU_FLAGS 0x1F | |
88 | ||
89 | /* Condition codes. */ | |
90 | #define CC_CC 0 | |
91 | #define CC_CS 1 | |
92 | #define CC_NE 2 | |
93 | #define CC_EQ 3 | |
94 | #define CC_VC 4 | |
95 | #define CC_VS 5 | |
96 | #define CC_PL 6 | |
97 | #define CC_MI 7 | |
98 | #define CC_LS 8 | |
99 | #define CC_HI 9 | |
100 | #define CC_GE 10 | |
101 | #define CC_LT 11 | |
102 | #define CC_GT 12 | |
103 | #define CC_LE 13 | |
104 | #define CC_A 14 | |
105 | #define CC_P 15 | |
106 | ||
6ebbf390 JM |
107 | #define NB_MMU_MODES 2 |
108 | ||
81fdc5f8 | 109 | typedef struct CPUCRISState { |
81fdc5f8 | 110 | uint32_t regs[16]; |
b41f7df0 | 111 | /* P0 - P15 are referred to as special registers in the docs. */ |
81fdc5f8 | 112 | uint32_t pregs[16]; |
b41f7df0 | 113 | |
64c7b9d8 | 114 | /* Pseudo register for the PC. Not directly accessible on CRIS. */ |
81fdc5f8 | 115 | uint32_t pc; |
81fdc5f8 | 116 | |
b41f7df0 EI |
117 | /* Pseudo register for the kernel stack. */ |
118 | uint32_t ksp; | |
119 | ||
cf1d97f0 EI |
120 | /* Branch. */ |
121 | int dslot; | |
81fdc5f8 | 122 | int btaken; |
cf1d97f0 | 123 | uint32_t btarget; |
81fdc5f8 | 124 | |
81fdc5f8 TS |
125 | /* Condition flag tracking. */ |
126 | uint32_t cc_op; | |
127 | uint32_t cc_mask; | |
128 | uint32_t cc_dest; | |
129 | uint32_t cc_src; | |
130 | uint32_t cc_result; | |
81fdc5f8 TS |
131 | /* size of the operation, 1 = byte, 2 = word, 4 = dword. */ |
132 | int cc_size; | |
30abcfc7 | 133 | /* X flag at the time of cc snapshot. */ |
81fdc5f8 TS |
134 | int cc_x; |
135 | ||
fb9fb692 EI |
136 | /* CRIS has certain insns that lockout interrupts. */ |
137 | int locked_irq; | |
786c02f1 EI |
138 | int interrupt_vector; |
139 | int fault_vector; | |
140 | int trap_vector; | |
141 | ||
b41f7df0 EI |
142 | /* FIXME: add a check in the translator to avoid writing to support |
143 | register sets beyond the 4th. The ISA allows up to 256! but in | |
144 | practice there is no core that implements more than 4. | |
145 | ||
146 | Support function registers are used to control units close to the | |
147 | core. Accesses do not pass down the normal hierarchy. | |
148 | */ | |
149 | uint32_t sregs[4][16]; | |
150 | ||
44cd42ee EI |
151 | /* Linear feedback shift reg in the mmu. Used to provide pseudo |
152 | randomness for the 'hint' the mmu gives to sw for chosing valid | |
153 | sets on TLB refills. */ | |
154 | uint32_t mmu_rand_lfsr; | |
155 | ||
b41f7df0 EI |
156 | /* |
157 | * We just store the stores to the tlbset here for later evaluation | |
158 | * when the hw needs access to them. | |
159 | * | |
160 | * One for I and another for D. | |
161 | */ | |
162 | struct | |
163 | { | |
164 | uint32_t hi; | |
165 | uint32_t lo; | |
166 | } tlbsets[2][4][16]; | |
167 | ||
81fdc5f8 | 168 | CPU_COMMON |
ebab1720 EI |
169 | |
170 | /* Members after CPU_COMMON are preserved across resets. */ | |
171 | void *load_info; | |
81fdc5f8 TS |
172 | } CPUCRISState; |
173 | ||
e739a48e AF |
174 | #include "cpu-qom.h" |
175 | ||
9fca5636 | 176 | CRISCPU *cpu_cris_init(const char *cpu_model); |
81fdc5f8 | 177 | int cpu_cris_exec(CPUCRISState *s); |
81fdc5f8 TS |
178 | /* you can call this signal handler from your SIGBUS and SIGSEGV |
179 | signal handlers to inform the virtual CPU of exceptions. non zero | |
180 | is returned if the signal was handled by the virtual CPU. */ | |
181 | int cpu_cris_signal_handler(int host_signum, void *pinfo, | |
182 | void *puc); | |
81fdc5f8 | 183 | |
d1a94fec AF |
184 | void cris_initialize_tcg(void); |
185 | void cris_initialize_crisv10_tcg(void); | |
186 | ||
81fdc5f8 TS |
187 | enum { |
188 | CC_OP_DYNAMIC, /* Use env->cc_op */ | |
189 | CC_OP_FLAGS, | |
81fdc5f8 TS |
190 | CC_OP_CMP, |
191 | CC_OP_MOVE, | |
81fdc5f8 TS |
192 | CC_OP_ADD, |
193 | CC_OP_ADDC, | |
194 | CC_OP_MCP, | |
195 | CC_OP_ADDU, | |
196 | CC_OP_SUB, | |
197 | CC_OP_SUBU, | |
198 | CC_OP_NEG, | |
199 | CC_OP_BTST, | |
200 | CC_OP_MULS, | |
201 | CC_OP_MULU, | |
202 | CC_OP_DSTEP, | |
fb9fb692 | 203 | CC_OP_MSTEP, |
81fdc5f8 TS |
204 | CC_OP_BOUND, |
205 | ||
206 | CC_OP_OR, | |
207 | CC_OP_AND, | |
208 | CC_OP_XOR, | |
209 | CC_OP_LSL, | |
210 | CC_OP_LSR, | |
211 | CC_OP_ASR, | |
212 | CC_OP_LZ | |
213 | }; | |
214 | ||
81fdc5f8 TS |
215 | /* CRIS uses 8k pages. */ |
216 | #define TARGET_PAGE_BITS 13 | |
bb7ec043 | 217 | #define MMAP_SHIFT TARGET_PAGE_BITS |
81fdc5f8 | 218 | |
52705890 RH |
219 | #define TARGET_PHYS_ADDR_SPACE_BITS 32 |
220 | #define TARGET_VIRT_ADDR_SPACE_BITS 32 | |
221 | ||
9fca5636 AF |
222 | static inline CPUCRISState *cpu_init(const char *cpu_model) |
223 | { | |
224 | CRISCPU *cpu = cpu_cris_init(cpu_model); | |
225 | if (cpu == NULL) { | |
226 | return NULL; | |
227 | } | |
228 | return &cpu->env; | |
229 | } | |
230 | ||
81fdc5f8 TS |
231 | #define cpu_exec cpu_cris_exec |
232 | #define cpu_gen_code cpu_cris_gen_code | |
233 | #define cpu_signal_handler cpu_cris_signal_handler | |
234 | ||
b3c7724c PB |
235 | #define CPU_SAVE_VERSION 1 |
236 | ||
6ebbf390 JM |
237 | /* MMU modes definitions */ |
238 | #define MMU_MODE0_SUFFIX _kernel | |
239 | #define MMU_MODE1_SUFFIX _user | |
240 | #define MMU_USER_IDX 1 | |
a1170bfd | 241 | static inline int cpu_mmu_index (CPUCRISState *env) |
6ebbf390 | 242 | { |
b41f7df0 | 243 | return !!(env->pregs[PR_CCS] & U_FLAG); |
6ebbf390 JM |
244 | } |
245 | ||
a1170bfd | 246 | int cpu_cris_handle_mmu_fault(CPUCRISState *env, target_ulong address, int rw, |
97b348e7 | 247 | int mmu_idx); |
0b5c1ce8 | 248 | #define cpu_handle_mmu_fault cpu_cris_handle_mmu_fault |
cc53adbc | 249 | |
9004627f | 250 | /* Support function regs. */ |
81fdc5f8 | 251 | #define SFR_RW_GC_CFG 0][0 |
b41f7df0 EI |
252 | #define SFR_RW_MM_CFG env->pregs[PR_SRS]][0 |
253 | #define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1 | |
254 | #define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2 | |
255 | #define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3 | |
256 | #define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4 | |
257 | #define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5 | |
258 | #define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6 | |
81fdc5f8 | 259 | |
022c62cb | 260 | #include "exec/cpu-all.h" |
622ed360 | 261 | |
a1170bfd | 262 | static inline void cpu_get_tb_cpu_state(CPUCRISState *env, target_ulong *pc, |
6b917547 AL |
263 | target_ulong *cs_base, int *flags) |
264 | { | |
265 | *pc = env->pc; | |
266 | *cs_base = 0; | |
267 | *flags = env->dslot | | |
fb9fb692 EI |
268 | (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG |
269 | | X_FLAG | PFIX_FLAG)); | |
6b917547 AL |
270 | } |
271 | ||
40e9eddd | 272 | #define cpu_list cris_cpu_list |
9a78eead | 273 | void cris_cpu_list(FILE *f, fprintf_function cpu_fprintf); |
40e9eddd | 274 | |
3993c6bd | 275 | static inline bool cpu_has_work(CPUState *cpu) |
f081c76c | 276 | { |
259186a7 | 277 | return cpu->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI); |
f081c76c BS |
278 | } |
279 | ||
022c62cb | 280 | #include "exec/exec-all.h" |
f081c76c | 281 | |
81fdc5f8 | 282 | #endif |