]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
87ecb68b | 19 | #include "hw.h" |
aa28b9bf | 20 | #include "apic.h" |
0280b571 | 21 | #include "ioapic.h" |
87ecb68b | 22 | #include "qemu-timer.h" |
bb7e7293 | 23 | #include "host-utils.h" |
8546b099 | 24 | #include "sysbus.h" |
d8023f31 | 25 | #include "trace.h" |
574bbf7b FB |
26 | |
27 | /* APIC Local Vector Table */ | |
28 | #define APIC_LVT_TIMER 0 | |
29 | #define APIC_LVT_THERMAL 1 | |
30 | #define APIC_LVT_PERFORM 2 | |
31 | #define APIC_LVT_LINT0 3 | |
32 | #define APIC_LVT_LINT1 4 | |
33 | #define APIC_LVT_ERROR 5 | |
34 | #define APIC_LVT_NB 6 | |
35 | ||
36 | /* APIC delivery modes */ | |
37 | #define APIC_DM_FIXED 0 | |
38 | #define APIC_DM_LOWPRI 1 | |
39 | #define APIC_DM_SMI 2 | |
40 | #define APIC_DM_NMI 4 | |
41 | #define APIC_DM_INIT 5 | |
42 | #define APIC_DM_SIPI 6 | |
43 | #define APIC_DM_EXTINT 7 | |
44 | ||
d592d303 FB |
45 | /* APIC destination mode */ |
46 | #define APIC_DESTMODE_FLAT 0xf | |
47 | #define APIC_DESTMODE_CLUSTER 1 | |
48 | ||
574bbf7b FB |
49 | #define APIC_TRIGGER_EDGE 0 |
50 | #define APIC_TRIGGER_LEVEL 1 | |
51 | ||
52 | #define APIC_LVT_TIMER_PERIODIC (1<<17) | |
53 | #define APIC_LVT_MASKED (1<<16) | |
54 | #define APIC_LVT_LEVEL_TRIGGER (1<<15) | |
55 | #define APIC_LVT_REMOTE_IRR (1<<14) | |
56 | #define APIC_INPUT_POLARITY (1<<13) | |
57 | #define APIC_SEND_PENDING (1<<12) | |
58 | ||
59 | #define ESR_ILLEGAL_ADDRESS (1 << 7) | |
60 | ||
0280b571 JK |
61 | #define APIC_SV_DIRECTED_IO (1<<12) |
62 | #define APIC_SV_ENABLE (1<<8) | |
574bbf7b | 63 | |
d3e9db93 FB |
64 | #define MAX_APICS 255 |
65 | #define MAX_APIC_WORDS 8 | |
66 | ||
54c96da7 MT |
67 | /* Intel APIC constants: from include/asm/msidef.h */ |
68 | #define MSI_DATA_VECTOR_SHIFT 0 | |
69 | #define MSI_DATA_VECTOR_MASK 0x000000ff | |
70 | #define MSI_DATA_DELIVERY_MODE_SHIFT 8 | |
71 | #define MSI_DATA_TRIGGER_SHIFT 15 | |
72 | #define MSI_DATA_LEVEL_SHIFT 14 | |
73 | #define MSI_ADDR_DEST_MODE_SHIFT 2 | |
74 | #define MSI_ADDR_DEST_ID_SHIFT 12 | |
75 | #define MSI_ADDR_DEST_ID_MASK 0x00ffff0 | |
76 | ||
54c96da7 MT |
77 | #define MSI_ADDR_SIZE 0x100000 |
78 | ||
92a16d7a BS |
79 | typedef struct APICState APICState; |
80 | ||
cf6d64bf | 81 | struct APICState { |
8546b099 BS |
82 | SysBusDevice busdev; |
83 | void *cpu_env; | |
574bbf7b FB |
84 | uint32_t apicbase; |
85 | uint8_t id; | |
d592d303 | 86 | uint8_t arb_id; |
574bbf7b FB |
87 | uint8_t tpr; |
88 | uint32_t spurious_vec; | |
d592d303 FB |
89 | uint8_t log_dest; |
90 | uint8_t dest_mode; | |
574bbf7b FB |
91 | uint32_t isr[8]; /* in service register */ |
92 | uint32_t tmr[8]; /* trigger mode register */ | |
93 | uint32_t irr[8]; /* interrupt request register */ | |
94 | uint32_t lvt[APIC_LVT_NB]; | |
95 | uint32_t esr; /* error register */ | |
96 | uint32_t icr[2]; | |
97 | ||
98 | uint32_t divide_conf; | |
99 | int count_shift; | |
100 | uint32_t initial_count; | |
101 | int64_t initial_count_load_time, next_time; | |
678e12cc | 102 | uint32_t idx; |
574bbf7b | 103 | QEMUTimer *timer; |
b09ea7d5 GN |
104 | int sipi_vector; |
105 | int wait_for_sipi; | |
cf6d64bf | 106 | }; |
574bbf7b | 107 | |
d3e9db93 | 108 | static APICState *local_apics[MAX_APICS + 1]; |
73822ec8 AL |
109 | static int apic_irq_delivered; |
110 | ||
d592d303 FB |
111 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode); |
112 | static void apic_update_irq(APICState *s); | |
610626af AL |
113 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
114 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 115 | |
3b63c04e AJ |
116 | /* Find first bit starting from msb */ |
117 | static int fls_bit(uint32_t value) | |
118 | { | |
119 | return 31 - clz32(value); | |
120 | } | |
121 | ||
e95f5491 | 122 | /* Find first bit starting from lsb */ |
d3e9db93 FB |
123 | static int ffs_bit(uint32_t value) |
124 | { | |
bb7e7293 | 125 | return ctz32(value); |
d3e9db93 FB |
126 | } |
127 | ||
128 | static inline void set_bit(uint32_t *tab, int index) | |
129 | { | |
130 | int i, mask; | |
131 | i = index >> 5; | |
132 | mask = 1 << (index & 0x1f); | |
133 | tab[i] |= mask; | |
134 | } | |
135 | ||
136 | static inline void reset_bit(uint32_t *tab, int index) | |
137 | { | |
138 | int i, mask; | |
139 | i = index >> 5; | |
140 | mask = 1 << (index & 0x1f); | |
141 | tab[i] &= ~mask; | |
142 | } | |
143 | ||
73822ec8 AL |
144 | static inline int get_bit(uint32_t *tab, int index) |
145 | { | |
146 | int i, mask; | |
147 | i = index >> 5; | |
148 | mask = 1 << (index & 0x1f); | |
149 | return !!(tab[i] & mask); | |
150 | } | |
151 | ||
cf6d64bf | 152 | static void apic_local_deliver(APICState *s, int vector) |
a5b38b51 | 153 | { |
a5b38b51 AJ |
154 | uint32_t lvt = s->lvt[vector]; |
155 | int trigger_mode; | |
156 | ||
d8023f31 BS |
157 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
158 | ||
a5b38b51 AJ |
159 | if (lvt & APIC_LVT_MASKED) |
160 | return; | |
161 | ||
162 | switch ((lvt >> 8) & 7) { | |
163 | case APIC_DM_SMI: | |
cf6d64bf | 164 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
165 | break; |
166 | ||
167 | case APIC_DM_NMI: | |
cf6d64bf | 168 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
169 | break; |
170 | ||
171 | case APIC_DM_EXTINT: | |
cf6d64bf | 172 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
173 | break; |
174 | ||
175 | case APIC_DM_FIXED: | |
176 | trigger_mode = APIC_TRIGGER_EDGE; | |
177 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
178 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
179 | trigger_mode = APIC_TRIGGER_LEVEL; | |
180 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
181 | } | |
182 | } | |
183 | ||
92a16d7a | 184 | void apic_deliver_pic_intr(DeviceState *d, int level) |
1a7de94a | 185 | { |
92a16d7a BS |
186 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
187 | ||
cf6d64bf BS |
188 | if (level) { |
189 | apic_local_deliver(s, APIC_LVT_LINT0); | |
190 | } else { | |
1a7de94a AJ |
191 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
192 | ||
193 | switch ((lvt >> 8) & 7) { | |
194 | case APIC_DM_FIXED: | |
195 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
196 | break; | |
197 | reset_bit(s->irr, lvt & 0xff); | |
198 | /* fall through */ | |
199 | case APIC_DM_EXTINT: | |
cf6d64bf | 200 | cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
1a7de94a AJ |
201 | break; |
202 | } | |
203 | } | |
204 | } | |
205 | ||
d3e9db93 FB |
206 | #define foreach_apic(apic, deliver_bitmask, code) \ |
207 | {\ | |
208 | int __i, __j, __mask;\ | |
209 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ | |
210 | __mask = deliver_bitmask[__i];\ | |
211 | if (__mask) {\ | |
212 | for(__j = 0; __j < 32; __j++) {\ | |
213 | if (__mask & (1 << __j)) {\ | |
214 | apic = local_apics[__i * 32 + __j];\ | |
215 | if (apic) {\ | |
216 | code;\ | |
217 | }\ | |
218 | }\ | |
219 | }\ | |
220 | }\ | |
221 | }\ | |
222 | } | |
223 | ||
5fafdf24 | 224 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
d3e9db93 | 225 | uint8_t delivery_mode, |
d592d303 FB |
226 | uint8_t vector_num, uint8_t polarity, |
227 | uint8_t trigger_mode) | |
228 | { | |
229 | APICState *apic_iter; | |
230 | ||
231 | switch (delivery_mode) { | |
232 | case APIC_DM_LOWPRI: | |
8dd69b8f | 233 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
234 | { |
235 | int i, d; | |
236 | d = -1; | |
237 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
238 | if (deliver_bitmask[i]) { | |
239 | d = i * 32 + ffs_bit(deliver_bitmask[i]); | |
240 | break; | |
241 | } | |
242 | } | |
243 | if (d >= 0) { | |
244 | apic_iter = local_apics[d]; | |
245 | if (apic_iter) { | |
246 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
247 | } | |
248 | } | |
8dd69b8f | 249 | } |
d3e9db93 | 250 | return; |
8dd69b8f | 251 | |
d592d303 | 252 | case APIC_DM_FIXED: |
d592d303 FB |
253 | break; |
254 | ||
255 | case APIC_DM_SMI: | |
e2eb9d3e AJ |
256 | foreach_apic(apic_iter, deliver_bitmask, |
257 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) ); | |
258 | return; | |
259 | ||
d592d303 | 260 | case APIC_DM_NMI: |
e2eb9d3e AJ |
261 | foreach_apic(apic_iter, deliver_bitmask, |
262 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) ); | |
263 | return; | |
d592d303 FB |
264 | |
265 | case APIC_DM_INIT: | |
266 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 267 | foreach_apic(apic_iter, deliver_bitmask, |
b09ea7d5 | 268 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) ); |
d592d303 | 269 | return; |
3b46e624 | 270 | |
d592d303 | 271 | case APIC_DM_EXTINT: |
b1fc0348 | 272 | /* handled in I/O APIC code */ |
d592d303 FB |
273 | break; |
274 | ||
275 | default: | |
276 | return; | |
277 | } | |
278 | ||
5fafdf24 | 279 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 280 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 281 | } |
574bbf7b | 282 | |
610626af AL |
283 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, |
284 | uint8_t delivery_mode, uint8_t vector_num, | |
285 | uint8_t polarity, uint8_t trigger_mode) | |
286 | { | |
287 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
288 | ||
d8023f31 BS |
289 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
290 | polarity, trigger_mode); | |
291 | ||
610626af AL |
292 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
293 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, | |
294 | trigger_mode); | |
295 | } | |
296 | ||
92a16d7a | 297 | void cpu_set_apic_base(DeviceState *d, uint64_t val) |
574bbf7b | 298 | { |
92a16d7a BS |
299 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
300 | ||
d8023f31 BS |
301 | trace_cpu_set_apic_base(val); |
302 | ||
2c7c13d4 AJ |
303 | if (!s) |
304 | return; | |
5fafdf24 | 305 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
306 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
307 | /* if disabled, cannot be enabled again */ | |
308 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
309 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
0e26b7b8 | 310 | cpu_clear_apic_feature(s->cpu_env); |
574bbf7b FB |
311 | s->spurious_vec &= ~APIC_SV_ENABLE; |
312 | } | |
313 | } | |
314 | ||
92a16d7a | 315 | uint64_t cpu_get_apic_base(DeviceState *d) |
574bbf7b | 316 | { |
92a16d7a BS |
317 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
318 | ||
d8023f31 BS |
319 | trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0); |
320 | ||
2c7c13d4 | 321 | return s ? s->apicbase : 0; |
574bbf7b FB |
322 | } |
323 | ||
92a16d7a | 324 | void cpu_set_apic_tpr(DeviceState *d, uint8_t val) |
9230e66e | 325 | { |
92a16d7a BS |
326 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
327 | ||
2c7c13d4 AJ |
328 | if (!s) |
329 | return; | |
9230e66e | 330 | s->tpr = (val & 0x0f) << 4; |
d592d303 | 331 | apic_update_irq(s); |
9230e66e FB |
332 | } |
333 | ||
92a16d7a | 334 | uint8_t cpu_get_apic_tpr(DeviceState *d) |
9230e66e | 335 | { |
92a16d7a BS |
336 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
337 | ||
2c7c13d4 | 338 | return s ? s->tpr >> 4 : 0; |
9230e66e FB |
339 | } |
340 | ||
d592d303 FB |
341 | /* return -1 if no bit is set */ |
342 | static int get_highest_priority_int(uint32_t *tab) | |
343 | { | |
344 | int i; | |
345 | for(i = 7; i >= 0; i--) { | |
346 | if (tab[i] != 0) { | |
3b63c04e | 347 | return i * 32 + fls_bit(tab[i]); |
d592d303 FB |
348 | } |
349 | } | |
350 | return -1; | |
351 | } | |
352 | ||
574bbf7b FB |
353 | static int apic_get_ppr(APICState *s) |
354 | { | |
355 | int tpr, isrv, ppr; | |
356 | ||
357 | tpr = (s->tpr >> 4); | |
358 | isrv = get_highest_priority_int(s->isr); | |
359 | if (isrv < 0) | |
360 | isrv = 0; | |
361 | isrv >>= 4; | |
362 | if (tpr >= isrv) | |
363 | ppr = s->tpr; | |
364 | else | |
365 | ppr = isrv << 4; | |
366 | return ppr; | |
367 | } | |
368 | ||
d592d303 FB |
369 | static int apic_get_arb_pri(APICState *s) |
370 | { | |
371 | /* XXX: arbitration */ | |
372 | return 0; | |
373 | } | |
374 | ||
0fbfbb59 GN |
375 | |
376 | /* | |
377 | * <0 - low prio interrupt, | |
378 | * 0 - no interrupt, | |
379 | * >0 - interrupt number | |
380 | */ | |
381 | static int apic_irq_pending(APICState *s) | |
574bbf7b | 382 | { |
d592d303 | 383 | int irrv, ppr; |
574bbf7b | 384 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
385 | if (irrv < 0) { |
386 | return 0; | |
387 | } | |
d592d303 | 388 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
389 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
390 | return -1; | |
391 | } | |
392 | ||
393 | return irrv; | |
394 | } | |
395 | ||
396 | /* signal the CPU if an irq is pending */ | |
397 | static void apic_update_irq(APICState *s) | |
398 | { | |
399 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
574bbf7b | 400 | return; |
0fbfbb59 GN |
401 | } |
402 | if (apic_irq_pending(s) > 0) { | |
403 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); | |
404 | } | |
574bbf7b FB |
405 | } |
406 | ||
73822ec8 AL |
407 | void apic_reset_irq_delivered(void) |
408 | { | |
d8023f31 BS |
409 | trace_apic_reset_irq_delivered(apic_irq_delivered); |
410 | ||
73822ec8 AL |
411 | apic_irq_delivered = 0; |
412 | } | |
413 | ||
414 | int apic_get_irq_delivered(void) | |
415 | { | |
d8023f31 BS |
416 | trace_apic_get_irq_delivered(apic_irq_delivered); |
417 | ||
73822ec8 AL |
418 | return apic_irq_delivered; |
419 | } | |
420 | ||
574bbf7b FB |
421 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode) |
422 | { | |
73822ec8 | 423 | apic_irq_delivered += !get_bit(s->irr, vector_num); |
d8023f31 BS |
424 | |
425 | trace_apic_set_irq(apic_irq_delivered); | |
73822ec8 | 426 | |
574bbf7b FB |
427 | set_bit(s->irr, vector_num); |
428 | if (trigger_mode) | |
429 | set_bit(s->tmr, vector_num); | |
430 | else | |
431 | reset_bit(s->tmr, vector_num); | |
432 | apic_update_irq(s); | |
433 | } | |
434 | ||
435 | static void apic_eoi(APICState *s) | |
436 | { | |
437 | int isrv; | |
438 | isrv = get_highest_priority_int(s->isr); | |
439 | if (isrv < 0) | |
440 | return; | |
441 | reset_bit(s->isr, isrv); | |
0280b571 JK |
442 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && get_bit(s->tmr, isrv)) { |
443 | ioapic_eoi_broadcast(isrv); | |
444 | } | |
574bbf7b FB |
445 | apic_update_irq(s); |
446 | } | |
447 | ||
678e12cc GN |
448 | static int apic_find_dest(uint8_t dest) |
449 | { | |
450 | APICState *apic = local_apics[dest]; | |
451 | int i; | |
452 | ||
453 | if (apic && apic->id == dest) | |
454 | return dest; /* shortcut in case apic->id == apic->idx */ | |
455 | ||
456 | for (i = 0; i < MAX_APICS; i++) { | |
457 | apic = local_apics[i]; | |
458 | if (apic && apic->id == dest) | |
459 | return i; | |
b538e53e AW |
460 | if (!apic) |
461 | break; | |
678e12cc GN |
462 | } |
463 | ||
464 | return -1; | |
465 | } | |
466 | ||
d3e9db93 FB |
467 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
468 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 469 | { |
d592d303 | 470 | APICState *apic_iter; |
d3e9db93 | 471 | int i; |
d592d303 FB |
472 | |
473 | if (dest_mode == 0) { | |
d3e9db93 FB |
474 | if (dest == 0xff) { |
475 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
476 | } else { | |
678e12cc | 477 | int idx = apic_find_dest(dest); |
d3e9db93 | 478 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc GN |
479 | if (idx >= 0) |
480 | set_bit(deliver_bitmask, idx); | |
d3e9db93 | 481 | } |
d592d303 FB |
482 | } else { |
483 | /* XXX: cluster mode */ | |
d3e9db93 FB |
484 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
485 | for(i = 0; i < MAX_APICS; i++) { | |
486 | apic_iter = local_apics[i]; | |
487 | if (apic_iter) { | |
488 | if (apic_iter->dest_mode == 0xf) { | |
489 | if (dest & apic_iter->log_dest) | |
490 | set_bit(deliver_bitmask, i); | |
491 | } else if (apic_iter->dest_mode == 0x0) { | |
492 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
493 | (dest & apic_iter->log_dest & 0x0f)) { | |
494 | set_bit(deliver_bitmask, i); | |
495 | } | |
496 | } | |
b538e53e AW |
497 | } else { |
498 | break; | |
d3e9db93 | 499 | } |
d592d303 FB |
500 | } |
501 | } | |
d592d303 FB |
502 | } |
503 | ||
92a16d7a | 504 | void apic_init_reset(DeviceState *d) |
d592d303 | 505 | { |
92a16d7a | 506 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
d592d303 FB |
507 | int i; |
508 | ||
b09ea7d5 GN |
509 | if (!s) |
510 | return; | |
511 | ||
d592d303 FB |
512 | s->tpr = 0; |
513 | s->spurious_vec = 0xff; | |
514 | s->log_dest = 0; | |
e0fd8781 | 515 | s->dest_mode = 0xf; |
d592d303 FB |
516 | memset(s->isr, 0, sizeof(s->isr)); |
517 | memset(s->tmr, 0, sizeof(s->tmr)); | |
518 | memset(s->irr, 0, sizeof(s->irr)); | |
b4511723 FB |
519 | for(i = 0; i < APIC_LVT_NB; i++) |
520 | s->lvt[i] = 1 << 16; /* mask LVT */ | |
d592d303 FB |
521 | s->esr = 0; |
522 | memset(s->icr, 0, sizeof(s->icr)); | |
523 | s->divide_conf = 0; | |
524 | s->count_shift = 0; | |
525 | s->initial_count = 0; | |
526 | s->initial_count_load_time = 0; | |
527 | s->next_time = 0; | |
b09ea7d5 | 528 | s->wait_for_sipi = 1; |
d592d303 FB |
529 | } |
530 | ||
e0fd8781 FB |
531 | static void apic_startup(APICState *s, int vector_num) |
532 | { | |
b09ea7d5 GN |
533 | s->sipi_vector = vector_num; |
534 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); | |
535 | } | |
536 | ||
92a16d7a | 537 | void apic_sipi(DeviceState *d) |
b09ea7d5 | 538 | { |
92a16d7a BS |
539 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
540 | ||
4a942cea | 541 | cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
542 | |
543 | if (!s->wait_for_sipi) | |
e0fd8781 | 544 | return; |
0e26b7b8 | 545 | cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector); |
b09ea7d5 | 546 | s->wait_for_sipi = 0; |
e0fd8781 FB |
547 | } |
548 | ||
92a16d7a | 549 | static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode, |
d592d303 FB |
550 | uint8_t delivery_mode, uint8_t vector_num, |
551 | uint8_t polarity, uint8_t trigger_mode) | |
552 | { | |
92a16d7a | 553 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
d3e9db93 | 554 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 FB |
555 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
556 | APICState *apic_iter; | |
557 | ||
e0fd8781 | 558 | switch (dest_shorthand) { |
d3e9db93 FB |
559 | case 0: |
560 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
561 | break; | |
562 | case 1: | |
563 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
678e12cc | 564 | set_bit(deliver_bitmask, s->idx); |
d3e9db93 FB |
565 | break; |
566 | case 2: | |
567 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
568 | break; | |
569 | case 3: | |
570 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
678e12cc | 571 | reset_bit(deliver_bitmask, s->idx); |
d3e9db93 | 572 | break; |
e0fd8781 FB |
573 | } |
574 | ||
d592d303 | 575 | switch (delivery_mode) { |
d592d303 FB |
576 | case APIC_DM_INIT: |
577 | { | |
578 | int trig_mode = (s->icr[0] >> 15) & 1; | |
579 | int level = (s->icr[0] >> 14) & 1; | |
580 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 581 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 582 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
583 | return; |
584 | } | |
585 | } | |
586 | break; | |
587 | ||
588 | case APIC_DM_SIPI: | |
5fafdf24 | 589 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 590 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
591 | return; |
592 | } | |
593 | ||
d592d303 FB |
594 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, |
595 | trigger_mode); | |
596 | } | |
597 | ||
92a16d7a | 598 | int apic_get_interrupt(DeviceState *d) |
574bbf7b | 599 | { |
92a16d7a | 600 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b FB |
601 | int intno; |
602 | ||
603 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
604 | IRQs */ | |
605 | if (!s) | |
606 | return -1; | |
607 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
608 | return -1; | |
3b46e624 | 609 | |
0fbfbb59 GN |
610 | intno = apic_irq_pending(s); |
611 | ||
612 | if (intno == 0) { | |
574bbf7b | 613 | return -1; |
0fbfbb59 | 614 | } else if (intno < 0) { |
d592d303 | 615 | return s->spurious_vec & 0xff; |
0fbfbb59 | 616 | } |
b4511723 | 617 | reset_bit(s->irr, intno); |
574bbf7b FB |
618 | set_bit(s->isr, intno); |
619 | apic_update_irq(s); | |
620 | return intno; | |
621 | } | |
622 | ||
92a16d7a | 623 | int apic_accept_pic_intr(DeviceState *d) |
0e21e12b | 624 | { |
92a16d7a | 625 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
0e21e12b TS |
626 | uint32_t lvt0; |
627 | ||
628 | if (!s) | |
629 | return -1; | |
630 | ||
631 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
632 | ||
a5b38b51 AJ |
633 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
634 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
635 | return 1; |
636 | ||
637 | return 0; | |
638 | } | |
639 | ||
574bbf7b FB |
640 | static uint32_t apic_get_current_count(APICState *s) |
641 | { | |
642 | int64_t d; | |
643 | uint32_t val; | |
74475455 | 644 | d = (qemu_get_clock_ns(vm_clock) - s->initial_count_load_time) >> |
574bbf7b FB |
645 | s->count_shift; |
646 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
647 | /* periodic */ | |
d592d303 | 648 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
649 | } else { |
650 | if (d >= s->initial_count) | |
651 | val = 0; | |
652 | else | |
653 | val = s->initial_count - d; | |
654 | } | |
655 | return val; | |
656 | } | |
657 | ||
658 | static void apic_timer_update(APICState *s, int64_t current_time) | |
659 | { | |
660 | int64_t next_time, d; | |
3b46e624 | 661 | |
574bbf7b | 662 | if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) { |
5fafdf24 | 663 | d = (current_time - s->initial_count_load_time) >> |
574bbf7b FB |
664 | s->count_shift; |
665 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
681f8c29 AL |
666 | if (!s->initial_count) |
667 | goto no_timer; | |
d592d303 | 668 | d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1); |
574bbf7b FB |
669 | } else { |
670 | if (d >= s->initial_count) | |
671 | goto no_timer; | |
d592d303 | 672 | d = (uint64_t)s->initial_count + 1; |
574bbf7b FB |
673 | } |
674 | next_time = s->initial_count_load_time + (d << s->count_shift); | |
675 | qemu_mod_timer(s->timer, next_time); | |
676 | s->next_time = next_time; | |
677 | } else { | |
678 | no_timer: | |
679 | qemu_del_timer(s->timer); | |
680 | } | |
681 | } | |
682 | ||
683 | static void apic_timer(void *opaque) | |
684 | { | |
685 | APICState *s = opaque; | |
686 | ||
cf6d64bf | 687 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
688 | apic_timer_update(s, s->next_time); |
689 | } | |
690 | ||
c227f099 | 691 | static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
692 | { |
693 | return 0; | |
694 | } | |
695 | ||
c227f099 | 696 | static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
697 | { |
698 | return 0; | |
699 | } | |
700 | ||
c227f099 | 701 | static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
702 | { |
703 | } | |
704 | ||
c227f099 | 705 | static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
706 | { |
707 | } | |
708 | ||
c227f099 | 709 | static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr) |
574bbf7b | 710 | { |
92a16d7a | 711 | DeviceState *d; |
574bbf7b FB |
712 | APICState *s; |
713 | uint32_t val; | |
714 | int index; | |
715 | ||
92a16d7a BS |
716 | d = cpu_get_current_apic(); |
717 | if (!d) { | |
574bbf7b | 718 | return 0; |
0e26b7b8 | 719 | } |
92a16d7a | 720 | s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b FB |
721 | |
722 | index = (addr >> 4) & 0xff; | |
723 | switch(index) { | |
724 | case 0x02: /* id */ | |
725 | val = s->id << 24; | |
726 | break; | |
727 | case 0x03: /* version */ | |
728 | val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */ | |
729 | break; | |
730 | case 0x08: | |
731 | val = s->tpr; | |
732 | break; | |
d592d303 FB |
733 | case 0x09: |
734 | val = apic_get_arb_pri(s); | |
735 | break; | |
574bbf7b FB |
736 | case 0x0a: |
737 | /* ppr */ | |
738 | val = apic_get_ppr(s); | |
739 | break; | |
b237db36 AJ |
740 | case 0x0b: |
741 | val = 0; | |
742 | break; | |
d592d303 FB |
743 | case 0x0d: |
744 | val = s->log_dest << 24; | |
745 | break; | |
746 | case 0x0e: | |
747 | val = s->dest_mode << 28; | |
748 | break; | |
574bbf7b FB |
749 | case 0x0f: |
750 | val = s->spurious_vec; | |
751 | break; | |
752 | case 0x10 ... 0x17: | |
753 | val = s->isr[index & 7]; | |
754 | break; | |
755 | case 0x18 ... 0x1f: | |
756 | val = s->tmr[index & 7]; | |
757 | break; | |
758 | case 0x20 ... 0x27: | |
759 | val = s->irr[index & 7]; | |
760 | break; | |
761 | case 0x28: | |
762 | val = s->esr; | |
763 | break; | |
574bbf7b FB |
764 | case 0x30: |
765 | case 0x31: | |
766 | val = s->icr[index & 1]; | |
767 | break; | |
e0fd8781 FB |
768 | case 0x32 ... 0x37: |
769 | val = s->lvt[index - 0x32]; | |
770 | break; | |
574bbf7b FB |
771 | case 0x38: |
772 | val = s->initial_count; | |
773 | break; | |
774 | case 0x39: | |
775 | val = apic_get_current_count(s); | |
776 | break; | |
777 | case 0x3e: | |
778 | val = s->divide_conf; | |
779 | break; | |
780 | default: | |
781 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
782 | val = 0; | |
783 | break; | |
784 | } | |
d8023f31 | 785 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
786 | return val; |
787 | } | |
788 | ||
f5095c63 | 789 | static void apic_send_msi(target_phys_addr_t addr, uint32_t data) |
54c96da7 MT |
790 | { |
791 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; | |
792 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
793 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
794 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
795 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
796 | /* XXX: Ignore redirection hint. */ | |
797 | apic_deliver_irq(dest, dest_mode, delivery, vector, 0, trigger_mode); | |
798 | } | |
799 | ||
c227f099 | 800 | static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b | 801 | { |
92a16d7a | 802 | DeviceState *d; |
574bbf7b | 803 | APICState *s; |
54c96da7 MT |
804 | int index = (addr >> 4) & 0xff; |
805 | if (addr > 0xfff || !index) { | |
806 | /* MSI and MMIO APIC are at the same memory location, | |
807 | * but actually not on the global bus: MSI is on PCI bus | |
808 | * APIC is connected directly to the CPU. | |
809 | * Mapping them on the global bus happens to work because | |
810 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
811 | apic_send_msi(addr, val); | |
812 | return; | |
813 | } | |
574bbf7b | 814 | |
92a16d7a BS |
815 | d = cpu_get_current_apic(); |
816 | if (!d) { | |
574bbf7b | 817 | return; |
0e26b7b8 | 818 | } |
92a16d7a | 819 | s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b | 820 | |
d8023f31 | 821 | trace_apic_mem_writel(addr, val); |
574bbf7b | 822 | |
574bbf7b FB |
823 | switch(index) { |
824 | case 0x02: | |
825 | s->id = (val >> 24); | |
826 | break; | |
e0fd8781 FB |
827 | case 0x03: |
828 | break; | |
574bbf7b FB |
829 | case 0x08: |
830 | s->tpr = val; | |
d592d303 | 831 | apic_update_irq(s); |
574bbf7b | 832 | break; |
e0fd8781 FB |
833 | case 0x09: |
834 | case 0x0a: | |
835 | break; | |
574bbf7b FB |
836 | case 0x0b: /* EOI */ |
837 | apic_eoi(s); | |
838 | break; | |
d592d303 FB |
839 | case 0x0d: |
840 | s->log_dest = val >> 24; | |
841 | break; | |
842 | case 0x0e: | |
843 | s->dest_mode = val >> 28; | |
844 | break; | |
574bbf7b FB |
845 | case 0x0f: |
846 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 847 | apic_update_irq(s); |
574bbf7b | 848 | break; |
e0fd8781 FB |
849 | case 0x10 ... 0x17: |
850 | case 0x18 ... 0x1f: | |
851 | case 0x20 ... 0x27: | |
852 | case 0x28: | |
853 | break; | |
574bbf7b | 854 | case 0x30: |
d592d303 | 855 | s->icr[0] = val; |
92a16d7a | 856 | apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 FB |
857 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
858 | (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1); | |
859 | break; | |
574bbf7b | 860 | case 0x31: |
d592d303 | 861 | s->icr[1] = val; |
574bbf7b FB |
862 | break; |
863 | case 0x32 ... 0x37: | |
864 | { | |
865 | int n = index - 0x32; | |
866 | s->lvt[n] = val; | |
867 | if (n == APIC_LVT_TIMER) | |
74475455 | 868 | apic_timer_update(s, qemu_get_clock_ns(vm_clock)); |
574bbf7b FB |
869 | } |
870 | break; | |
871 | case 0x38: | |
872 | s->initial_count = val; | |
74475455 | 873 | s->initial_count_load_time = qemu_get_clock_ns(vm_clock); |
574bbf7b FB |
874 | apic_timer_update(s, s->initial_count_load_time); |
875 | break; | |
e0fd8781 FB |
876 | case 0x39: |
877 | break; | |
574bbf7b FB |
878 | case 0x3e: |
879 | { | |
880 | int v; | |
881 | s->divide_conf = val & 0xb; | |
882 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
883 | s->count_shift = (v + 1) & 7; | |
884 | } | |
885 | break; | |
886 | default: | |
887 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
888 | break; | |
889 | } | |
890 | } | |
891 | ||
695dcf71 JQ |
892 | /* This function is only used for old state version 1 and 2 */ |
893 | static int apic_load_old(QEMUFile *f, void *opaque, int version_id) | |
d592d303 FB |
894 | { |
895 | APICState *s = opaque; | |
896 | int i; | |
897 | ||
e6cf6a8c | 898 | if (version_id > 2) |
d592d303 FB |
899 | return -EINVAL; |
900 | ||
901 | /* XXX: what if the base changes? (registered memory regions) */ | |
902 | qemu_get_be32s(f, &s->apicbase); | |
903 | qemu_get_8s(f, &s->id); | |
904 | qemu_get_8s(f, &s->arb_id); | |
905 | qemu_get_8s(f, &s->tpr); | |
906 | qemu_get_be32s(f, &s->spurious_vec); | |
907 | qemu_get_8s(f, &s->log_dest); | |
908 | qemu_get_8s(f, &s->dest_mode); | |
909 | for (i = 0; i < 8; i++) { | |
910 | qemu_get_be32s(f, &s->isr[i]); | |
911 | qemu_get_be32s(f, &s->tmr[i]); | |
912 | qemu_get_be32s(f, &s->irr[i]); | |
913 | } | |
914 | for (i = 0; i < APIC_LVT_NB; i++) { | |
915 | qemu_get_be32s(f, &s->lvt[i]); | |
916 | } | |
917 | qemu_get_be32s(f, &s->esr); | |
918 | qemu_get_be32s(f, &s->icr[0]); | |
919 | qemu_get_be32s(f, &s->icr[1]); | |
920 | qemu_get_be32s(f, &s->divide_conf); | |
bee8d684 | 921 | s->count_shift=qemu_get_be32(f); |
d592d303 | 922 | qemu_get_be32s(f, &s->initial_count); |
bee8d684 TS |
923 | s->initial_count_load_time=qemu_get_be64(f); |
924 | s->next_time=qemu_get_be64(f); | |
e6cf6a8c FB |
925 | |
926 | if (version_id >= 2) | |
927 | qemu_get_timer(f, s->timer); | |
d592d303 FB |
928 | return 0; |
929 | } | |
574bbf7b | 930 | |
695dcf71 JQ |
931 | static const VMStateDescription vmstate_apic = { |
932 | .name = "apic", | |
933 | .version_id = 3, | |
934 | .minimum_version_id = 3, | |
935 | .minimum_version_id_old = 1, | |
936 | .load_state_old = apic_load_old, | |
937 | .fields = (VMStateField []) { | |
938 | VMSTATE_UINT32(apicbase, APICState), | |
939 | VMSTATE_UINT8(id, APICState), | |
940 | VMSTATE_UINT8(arb_id, APICState), | |
941 | VMSTATE_UINT8(tpr, APICState), | |
942 | VMSTATE_UINT32(spurious_vec, APICState), | |
943 | VMSTATE_UINT8(log_dest, APICState), | |
944 | VMSTATE_UINT8(dest_mode, APICState), | |
945 | VMSTATE_UINT32_ARRAY(isr, APICState, 8), | |
946 | VMSTATE_UINT32_ARRAY(tmr, APICState, 8), | |
947 | VMSTATE_UINT32_ARRAY(irr, APICState, 8), | |
948 | VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB), | |
949 | VMSTATE_UINT32(esr, APICState), | |
950 | VMSTATE_UINT32_ARRAY(icr, APICState, 2), | |
951 | VMSTATE_UINT32(divide_conf, APICState), | |
952 | VMSTATE_INT32(count_shift, APICState), | |
953 | VMSTATE_UINT32(initial_count, APICState), | |
954 | VMSTATE_INT64(initial_count_load_time, APICState), | |
955 | VMSTATE_INT64(next_time, APICState), | |
956 | VMSTATE_TIMER(timer, APICState), | |
957 | VMSTATE_END_OF_LIST() | |
958 | } | |
959 | }; | |
960 | ||
8546b099 | 961 | static void apic_reset(DeviceState *d) |
d592d303 | 962 | { |
8546b099 | 963 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
4c0960c0 | 964 | int bsp; |
fec5fa02 | 965 | |
4c0960c0 | 966 | bsp = cpu_is_bsp(s->cpu_env); |
fec5fa02 | 967 | s->apicbase = 0xfee00000 | |
678e12cc | 968 | (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE; |
fec5fa02 | 969 | |
92a16d7a | 970 | apic_init_reset(d); |
0e21e12b | 971 | |
678e12cc | 972 | if (bsp) { |
a5b38b51 AJ |
973 | /* |
974 | * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization | |
975 | * time typically by BIOS, so PIC interrupt can be delivered to the | |
976 | * processor when local APIC is enabled. | |
977 | */ | |
978 | s->lvt[APIC_LVT_LINT0] = 0x700; | |
979 | } | |
d592d303 | 980 | } |
574bbf7b | 981 | |
d60efc6b | 982 | static CPUReadMemoryFunc * const apic_mem_read[3] = { |
574bbf7b FB |
983 | apic_mem_readb, |
984 | apic_mem_readw, | |
985 | apic_mem_readl, | |
986 | }; | |
987 | ||
d60efc6b | 988 | static CPUWriteMemoryFunc * const apic_mem_write[3] = { |
574bbf7b FB |
989 | apic_mem_writeb, |
990 | apic_mem_writew, | |
991 | apic_mem_writel, | |
992 | }; | |
993 | ||
8546b099 BS |
994 | static int apic_init1(SysBusDevice *dev) |
995 | { | |
996 | APICState *s = FROM_SYSBUS(APICState, dev); | |
997 | int apic_io_memory; | |
998 | static int last_apic_idx; | |
999 | ||
1000 | if (last_apic_idx >= MAX_APICS) { | |
1001 | return -1; | |
1002 | } | |
1003 | apic_io_memory = cpu_register_io_memory(apic_mem_read, | |
2507c12a AG |
1004 | apic_mem_write, NULL, |
1005 | DEVICE_NATIVE_ENDIAN); | |
8546b099 BS |
1006 | sysbus_init_mmio(dev, MSI_ADDR_SIZE, apic_io_memory); |
1007 | ||
74475455 | 1008 | s->timer = qemu_new_timer_ns(vm_clock, apic_timer, s); |
8546b099 BS |
1009 | s->idx = last_apic_idx++; |
1010 | local_apics[s->idx] = s; | |
1011 | return 0; | |
1012 | } | |
1013 | ||
1014 | static SysBusDeviceInfo apic_info = { | |
1015 | .init = apic_init1, | |
1016 | .qdev.name = "apic", | |
1017 | .qdev.size = sizeof(APICState), | |
1018 | .qdev.vmsd = &vmstate_apic, | |
1019 | .qdev.reset = apic_reset, | |
1020 | .qdev.no_user = 1, | |
1021 | .qdev.props = (Property[]) { | |
1022 | DEFINE_PROP_UINT8("id", APICState, id, -1), | |
1023 | DEFINE_PROP_PTR("cpu_env", APICState, cpu_env), | |
1024 | DEFINE_PROP_END_OF_LIST(), | |
1025 | } | |
1026 | }; | |
1027 | ||
1028 | static void apic_register_devices(void) | |
1029 | { | |
1030 | sysbus_register_withprop(&apic_info); | |
1031 | } | |
1032 | ||
1033 | device_init(apic_register_devices) |