]>
Commit | Line | Data |
---|---|---|
87ecb68b PB |
1 | #ifndef HW_PC_H |
2 | #define HW_PC_H | |
376253ec AL |
3 | |
4 | #include "qemu-common.h" | |
35bed8ee | 5 | #include "ioport.h" |
376253ec | 6 | |
87ecb68b PB |
7 | /* PC-style peripherals (also used by other machines). */ |
8 | ||
9 | /* serial.c */ | |
10 | ||
b6cd0ea1 AJ |
11 | SerialState *serial_init(int base, qemu_irq irq, int baudbase, |
12 | CharDriverState *chr); | |
c227f099 | 13 | SerialState *serial_mm_init (target_phys_addr_t base, int it_shift, |
b6cd0ea1 | 14 | qemu_irq irq, int baudbase, |
2d48377a BS |
15 | CharDriverState *chr, int ioregister, |
16 | int be); | |
ac0be998 | 17 | SerialState *serial_isa_init(int index, CharDriverState *chr); |
038eaf82 | 18 | void serial_set_frequency(SerialState *s, uint32_t frequency); |
87ecb68b PB |
19 | |
20 | /* parallel.c */ | |
21 | ||
22 | typedef struct ParallelState ParallelState; | |
021f0674 | 23 | ParallelState *parallel_init(int index, CharDriverState *chr); |
c227f099 | 24 | ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr); |
87ecb68b PB |
25 | |
26 | /* i8259.c */ | |
27 | ||
28 | typedef struct PicState2 PicState2; | |
29 | extern PicState2 *isa_pic; | |
30 | void pic_set_irq(int irq, int level); | |
31 | void pic_set_irq_new(void *opaque, int irq, int level); | |
32 | qemu_irq *i8259_init(qemu_irq parent_irq); | |
87ecb68b PB |
33 | int pic_read_irq(PicState2 *s); |
34 | void pic_update_irq(PicState2 *s); | |
35 | uint32_t pic_intack_read(PicState2 *s); | |
376253ec AL |
36 | void pic_info(Monitor *mon); |
37 | void irq_info(Monitor *mon); | |
87ecb68b | 38 | |
87ecb68b PB |
39 | /* i8254.c */ |
40 | ||
41 | #define PIT_FREQ 1193182 | |
42 | ||
43 | typedef struct PITState PITState; | |
44 | ||
45 | PITState *pit_init(int base, qemu_irq irq); | |
46 | void pit_set_gate(PITState *pit, int channel, int val); | |
47 | int pit_get_gate(PITState *pit, int channel); | |
48 | int pit_get_initial_count(PITState *pit, int channel); | |
49 | int pit_get_mode(PITState *pit, int channel); | |
50 | int pit_get_out(PITState *pit, int channel, int64_t current_time); | |
51 | ||
bf4f74c0 AJ |
52 | void hpet_pit_disable(void); |
53 | void hpet_pit_enable(void); | |
54 | ||
87ecb68b | 55 | /* vmport.c */ |
26fb5e48 | 56 | void vmport_init(void); |
87ecb68b PB |
57 | void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque); |
58 | ||
59 | /* vmmouse.c */ | |
60 | void *vmmouse_init(void *m); | |
61 | ||
62 | /* pckbd.c */ | |
63 | ||
64 | void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base); | |
65 | void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, | |
c227f099 AL |
66 | target_phys_addr_t base, ram_addr_t size, |
67 | target_phys_addr_t mask); | |
87ecb68b PB |
68 | |
69 | /* mc146818rtc.c */ | |
70 | ||
71 | typedef struct RTCState RTCState; | |
72 | ||
32e0c826 | 73 | RTCState *rtc_init(int base_year); |
87ecb68b PB |
74 | void rtc_set_memory(RTCState *s, int addr, int val); |
75 | void rtc_set_date(RTCState *s, const struct tm *tm); | |
76 | ||
77 | /* pc.c */ | |
78 | extern int fd_bootchk; | |
79 | ||
8e78eb28 IY |
80 | void pc_register_ferr_irq(qemu_irq irq); |
81 | ||
87ecb68b PB |
82 | void ioport_set_a20(int enable); |
83 | int ioport_get_a20(void); | |
84 | ||
f885f1ea IY |
85 | typedef void (*cpu_set_smm_t)(int smm, void *arg); |
86 | void cpu_smm_register(cpu_set_smm_t callback, void *arg); | |
87 | ||
87ecb68b PB |
88 | /* acpi.c */ |
89 | extern int acpi_enabled; | |
80deece2 BS |
90 | extern char *acpi_tables; |
91 | extern size_t acpi_tables_len; | |
92 | ||
9d5e77a2 IY |
93 | void acpi_bios_init(void); |
94 | int acpi_table_add(const char *table_desc); | |
95 | ||
96 | /* acpi_piix.c */ | |
53b67b30 | 97 | |
cf7a2fe2 | 98 | i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, |
53b67b30 BS |
99 | qemu_irq sci_irq, qemu_irq cmos_s3, qemu_irq smi_irq, |
100 | int kvm_enabled); | |
87ecb68b | 101 | void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr); |
3f84865a | 102 | void piix4_acpi_system_hot_add_init(PCIBus *bus); |
87ecb68b | 103 | |
16b29ae1 AL |
104 | /* hpet.c */ |
105 | extern int no_hpet; | |
106 | ||
87ecb68b PB |
107 | /* pcspk.c */ |
108 | void pcspk_init(PITState *); | |
22d83b14 | 109 | int pcspk_audio_init(qemu_irq *pic); |
87ecb68b PB |
110 | |
111 | /* piix_pci.c */ | |
0a3bacf3 JQ |
112 | struct PCII440FXState; |
113 | typedef struct PCII440FXState PCII440FXState; | |
114 | ||
ec5f92ce | 115 | PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix_devfn, qemu_irq *pic, int ram_size); |
0a3bacf3 | 116 | void i440fx_init_memory_mappings(PCII440FXState *d); |
87ecb68b | 117 | |
823e675a | 118 | /* piix4.c */ |
b1d8e52e | 119 | extern PCIDevice *piix4_dev; |
87ecb68b PB |
120 | int piix4_init(PCIBus *bus, int devfn); |
121 | ||
122 | /* vga.c */ | |
cb5a7aa8 | 123 | enum vga_retrace_method { |
124 | VGA_RETRACE_DUMB, | |
125 | VGA_RETRACE_PRECISE | |
126 | }; | |
127 | ||
128 | extern enum vga_retrace_method vga_retrace_method; | |
87ecb68b | 129 | |
fbe1b595 PB |
130 | int isa_vga_init(void); |
131 | int pci_vga_init(PCIBus *bus, | |
87ecb68b | 132 | unsigned long vga_bios_offset, int vga_bios_size); |
c227f099 AL |
133 | int isa_vga_mm_init(target_phys_addr_t vram_base, |
134 | target_phys_addr_t ctrl_base, int it_shift); | |
87ecb68b PB |
135 | |
136 | /* cirrus_vga.c */ | |
fbe1b595 PB |
137 | void pci_cirrus_vga_init(PCIBus *bus); |
138 | void isa_cirrus_vga_init(void); | |
87ecb68b | 139 | |
87ecb68b PB |
140 | /* ne2000.c */ |
141 | ||
9453c5bc | 142 | void isa_ne2000_init(int base, int irq, NICInfo *nd); |
87ecb68b | 143 | |
4c5b10b7 JS |
144 | /* e820 types */ |
145 | #define E820_RAM 1 | |
146 | #define E820_RESERVED 2 | |
147 | #define E820_ACPI 3 | |
148 | #define E820_NVS 4 | |
149 | #define E820_UNUSABLE 5 | |
150 | ||
151 | int e820_add_entry(uint64_t, uint64_t, uint32_t); | |
152 | ||
87ecb68b | 153 | #endif |