]>
Commit | Line | Data |
---|---|---|
87ecb68b PB |
1 | #ifndef HW_PC_H |
2 | #define HW_PC_H | |
376253ec AL |
3 | |
4 | #include "qemu-common.h" | |
5 | ||
87ecb68b PB |
6 | /* PC-style peripherals (also used by other machines). */ |
7 | ||
8 | /* serial.c */ | |
9 | ||
b6cd0ea1 AJ |
10 | SerialState *serial_init(int base, qemu_irq irq, int baudbase, |
11 | CharDriverState *chr); | |
c227f099 | 12 | SerialState *serial_mm_init (target_phys_addr_t base, int it_shift, |
b6cd0ea1 AJ |
13 | qemu_irq irq, int baudbase, |
14 | CharDriverState *chr, int ioregister); | |
ac0be998 | 15 | SerialState *serial_isa_init(int index, CharDriverState *chr); |
038eaf82 | 16 | void serial_set_frequency(SerialState *s, uint32_t frequency); |
87ecb68b PB |
17 | |
18 | /* parallel.c */ | |
19 | ||
20 | typedef struct ParallelState ParallelState; | |
021f0674 | 21 | ParallelState *parallel_init(int index, CharDriverState *chr); |
c227f099 | 22 | ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr); |
87ecb68b PB |
23 | |
24 | /* i8259.c */ | |
25 | ||
26 | typedef struct PicState2 PicState2; | |
27 | extern PicState2 *isa_pic; | |
28 | void pic_set_irq(int irq, int level); | |
29 | void pic_set_irq_new(void *opaque, int irq, int level); | |
30 | qemu_irq *i8259_init(qemu_irq parent_irq); | |
87ecb68b PB |
31 | int pic_read_irq(PicState2 *s); |
32 | void pic_update_irq(PicState2 *s); | |
33 | uint32_t pic_intack_read(PicState2 *s); | |
376253ec AL |
34 | void pic_info(Monitor *mon); |
35 | void irq_info(Monitor *mon); | |
87ecb68b PB |
36 | |
37 | /* APIC */ | |
38 | typedef struct IOAPICState IOAPICState; | |
610626af AL |
39 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, |
40 | uint8_t delivery_mode, | |
41 | uint8_t vector_num, uint8_t polarity, | |
42 | uint8_t trigger_mode); | |
87ecb68b PB |
43 | int apic_init(CPUState *env); |
44 | int apic_accept_pic_intr(CPUState *env); | |
1a7de94a | 45 | void apic_deliver_pic_intr(CPUState *env, int level); |
87ecb68b | 46 | int apic_get_interrupt(CPUState *env); |
1632dc6a | 47 | qemu_irq *ioapic_init(void); |
87ecb68b | 48 | void ioapic_set_irq(void *opaque, int vector, int level); |
73822ec8 AL |
49 | void apic_reset_irq_delivered(void); |
50 | int apic_get_irq_delivered(void); | |
87ecb68b PB |
51 | |
52 | /* i8254.c */ | |
53 | ||
54 | #define PIT_FREQ 1193182 | |
55 | ||
56 | typedef struct PITState PITState; | |
57 | ||
58 | PITState *pit_init(int base, qemu_irq irq); | |
59 | void pit_set_gate(PITState *pit, int channel, int val); | |
60 | int pit_get_gate(PITState *pit, int channel); | |
61 | int pit_get_initial_count(PITState *pit, int channel); | |
62 | int pit_get_mode(PITState *pit, int channel); | |
63 | int pit_get_out(PITState *pit, int channel, int64_t current_time); | |
64 | ||
bf4f74c0 AJ |
65 | void hpet_pit_disable(void); |
66 | void hpet_pit_enable(void); | |
67 | ||
87ecb68b | 68 | /* vmport.c */ |
26fb5e48 | 69 | void vmport_init(void); |
87ecb68b PB |
70 | void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque); |
71 | ||
72 | /* vmmouse.c */ | |
73 | void *vmmouse_init(void *m); | |
74 | ||
75 | /* pckbd.c */ | |
76 | ||
77 | void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base); | |
78 | void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, | |
c227f099 AL |
79 | target_phys_addr_t base, ram_addr_t size, |
80 | target_phys_addr_t mask); | |
87ecb68b PB |
81 | |
82 | /* mc146818rtc.c */ | |
83 | ||
84 | typedef struct RTCState RTCState; | |
85 | ||
32e0c826 | 86 | RTCState *rtc_init(int base_year); |
87ecb68b PB |
87 | void rtc_set_memory(RTCState *s, int addr, int val); |
88 | void rtc_set_date(RTCState *s, const struct tm *tm); | |
0bacd130 | 89 | void cmos_set_s3_resume(void); |
87ecb68b PB |
90 | |
91 | /* pc.c */ | |
92 | extern int fd_bootchk; | |
93 | ||
94 | void ioport_set_a20(int enable); | |
95 | int ioport_get_a20(void); | |
96 | ||
97 | /* acpi.c */ | |
98 | extern int acpi_enabled; | |
80deece2 BS |
99 | extern char *acpi_tables; |
100 | extern size_t acpi_tables_len; | |
101 | ||
9d5e77a2 IY |
102 | void acpi_bios_init(void); |
103 | int acpi_table_add(const char *table_desc); | |
104 | ||
105 | /* acpi_piix.c */ | |
cf7a2fe2 AJ |
106 | i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, |
107 | qemu_irq sci_irq); | |
87ecb68b | 108 | void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr); |
3f84865a | 109 | void piix4_acpi_system_hot_add_init(PCIBus *bus); |
87ecb68b | 110 | |
16b29ae1 AL |
111 | /* hpet.c */ |
112 | extern int no_hpet; | |
113 | ||
87ecb68b PB |
114 | /* pcspk.c */ |
115 | void pcspk_init(PITState *); | |
22d83b14 | 116 | int pcspk_audio_init(qemu_irq *pic); |
87ecb68b PB |
117 | |
118 | /* piix_pci.c */ | |
0a3bacf3 JQ |
119 | struct PCII440FXState; |
120 | typedef struct PCII440FXState PCII440FXState; | |
121 | ||
85a750ca | 122 | PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix_devfn, qemu_irq *pic); |
0a3bacf3 | 123 | void i440fx_set_smm(PCII440FXState *d, int val); |
0a3bacf3 | 124 | void i440fx_init_memory_mappings(PCII440FXState *d); |
87ecb68b | 125 | |
823e675a | 126 | /* piix4.c */ |
b1d8e52e | 127 | extern PCIDevice *piix4_dev; |
87ecb68b PB |
128 | int piix4_init(PCIBus *bus, int devfn); |
129 | ||
130 | /* vga.c */ | |
cb5a7aa8 | 131 | enum vga_retrace_method { |
132 | VGA_RETRACE_DUMB, | |
133 | VGA_RETRACE_PRECISE | |
134 | }; | |
135 | ||
136 | extern enum vga_retrace_method vga_retrace_method; | |
87ecb68b | 137 | |
fbe1b595 PB |
138 | int isa_vga_init(void); |
139 | int pci_vga_init(PCIBus *bus, | |
87ecb68b | 140 | unsigned long vga_bios_offset, int vga_bios_size); |
c227f099 AL |
141 | int isa_vga_mm_init(target_phys_addr_t vram_base, |
142 | target_phys_addr_t ctrl_base, int it_shift); | |
87ecb68b PB |
143 | |
144 | /* cirrus_vga.c */ | |
fbe1b595 PB |
145 | void pci_cirrus_vga_init(PCIBus *bus); |
146 | void isa_cirrus_vga_init(void); | |
87ecb68b | 147 | |
87ecb68b PB |
148 | /* ne2000.c */ |
149 | ||
9453c5bc | 150 | void isa_ne2000_init(int base, int irq, NICInfo *nd); |
87ecb68b | 151 | |
678e12cc | 152 | int cpu_is_bsp(CPUState *env); |
4c5b10b7 JS |
153 | |
154 | /* e820 types */ | |
155 | #define E820_RAM 1 | |
156 | #define E820_RESERVED 2 | |
157 | #define E820_ACPI 3 | |
158 | #define E820_NVS 4 | |
159 | #define E820_UNUSABLE 5 | |
160 | ||
161 | int e820_add_entry(uint64_t, uint64_t, uint32_t); | |
162 | ||
87ecb68b | 163 | #endif |