]>
Commit | Line | Data |
---|---|---|
a541f297 | 1 | /* |
819385c5 | 2 | * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms |
5fafdf24 | 3 | * |
3ccacc4a | 4 | * Copyright (c) 2003-2005, 2007 Jocelyn Mayer |
5fafdf24 | 5 | * |
a541f297 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "nvram.h" | |
87ecb68b PB |
26 | #include "qemu-timer.h" |
27 | #include "sysemu.h" | |
d27cf0ae | 28 | #include "sysbus.h" |
f80237d4 | 29 | #include "isa.h" |
a541f297 | 30 | |
13ab5daa | 31 | //#define DEBUG_NVRAM |
a541f297 | 32 | |
13ab5daa | 33 | #if defined(DEBUG_NVRAM) |
001faf32 | 34 | #define NVRAM_PRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0) |
a541f297 | 35 | #else |
001faf32 | 36 | #define NVRAM_PRINTF(fmt, ...) do { } while (0) |
a541f297 FB |
37 | #endif |
38 | ||
819385c5 | 39 | /* |
4aed2c33 | 40 | * The M48T02, M48T08 and M48T59 chips are very similar. The newer '59 has |
819385c5 FB |
41 | * alarm and a watchdog timer and related control registers. In the |
42 | * PPC platform there is also a nvram lock function. | |
43 | */ | |
930f3fe1 BS |
44 | |
45 | /* | |
46 | * Chipset docs: | |
47 | * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf | |
48 | * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf | |
49 | * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf | |
50 | */ | |
51 | ||
43a34704 | 52 | struct M48t59State { |
819385c5 | 53 | /* Model parameters */ |
ee6847d1 | 54 | uint32_t type; // 2 = m48t02, 8 = m48t08, 59 = m48t59 |
a541f297 | 55 | /* Hardware parameters */ |
d537cf6c | 56 | qemu_irq IRQ; |
a541f297 | 57 | uint32_t io_base; |
ee6847d1 | 58 | uint32_t size; |
a541f297 FB |
59 | /* RTC management */ |
60 | time_t time_offset; | |
61 | time_t stop_time; | |
62 | /* Alarm & watchdog */ | |
f6503059 | 63 | struct tm alarm; |
a541f297 FB |
64 | struct QEMUTimer *alrm_timer; |
65 | struct QEMUTimer *wd_timer; | |
66 | /* NVRAM storage */ | |
13ab5daa | 67 | uint8_t lock; |
a541f297 FB |
68 | uint16_t addr; |
69 | uint8_t *buffer; | |
c5df018e | 70 | }; |
a541f297 | 71 | |
f80237d4 BS |
72 | typedef struct M48t59ISAState { |
73 | ISADevice busdev; | |
43a34704 | 74 | M48t59State state; |
f80237d4 BS |
75 | } M48t59ISAState; |
76 | ||
77 | typedef struct M48t59SysBusState { | |
78 | SysBusDevice busdev; | |
43a34704 | 79 | M48t59State state; |
f80237d4 BS |
80 | } M48t59SysBusState; |
81 | ||
a541f297 | 82 | /* Fake timer functions */ |
a541f297 | 83 | |
a541f297 FB |
84 | /* Alarm management */ |
85 | static void alarm_cb (void *opaque) | |
86 | { | |
f6503059 | 87 | struct tm tm; |
a541f297 | 88 | uint64_t next_time; |
43a34704 | 89 | M48t59State *NVRAM = opaque; |
a541f297 | 90 | |
d537cf6c | 91 | qemu_set_irq(NVRAM->IRQ, 1); |
5fafdf24 | 92 | if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 && |
a541f297 FB |
93 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && |
94 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
95 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
96 | /* Repeat once a month */ |
97 | qemu_get_timedate(&tm, NVRAM->time_offset); | |
98 | tm.tm_mon++; | |
99 | if (tm.tm_mon == 13) { | |
100 | tm.tm_mon = 1; | |
101 | tm.tm_year++; | |
102 | } | |
103 | next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset; | |
a541f297 FB |
104 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
105 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | |
106 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
107 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
108 | /* Repeat once a day */ |
109 | next_time = 24 * 60 * 60; | |
a541f297 FB |
110 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
111 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
112 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
113 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
114 | /* Repeat once an hour */ |
115 | next_time = 60 * 60; | |
a541f297 FB |
116 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
117 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
118 | (NVRAM->buffer[0x1FF3] & 0x80) != 0 && | |
119 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
120 | /* Repeat once a minute */ |
121 | next_time = 60; | |
a541f297 | 122 | } else { |
f6503059 AZ |
123 | /* Repeat once a second */ |
124 | next_time = 1; | |
a541f297 | 125 | } |
f6503059 AZ |
126 | qemu_mod_timer(NVRAM->alrm_timer, qemu_get_clock(vm_clock) + |
127 | next_time * 1000); | |
d537cf6c | 128 | qemu_set_irq(NVRAM->IRQ, 0); |
a541f297 FB |
129 | } |
130 | ||
43a34704 | 131 | static void set_alarm(M48t59State *NVRAM) |
f6503059 AZ |
132 | { |
133 | int diff; | |
134 | if (NVRAM->alrm_timer != NULL) { | |
135 | qemu_del_timer(NVRAM->alrm_timer); | |
136 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; | |
137 | if (diff > 0) | |
138 | qemu_mod_timer(NVRAM->alrm_timer, diff * 1000); | |
139 | } | |
140 | } | |
a541f297 | 141 | |
f6503059 | 142 | /* RTC management helpers */ |
43a34704 | 143 | static inline void get_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 144 | { |
f6503059 | 145 | qemu_get_timedate(tm, NVRAM->time_offset); |
a541f297 FB |
146 | } |
147 | ||
43a34704 | 148 | static void set_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 149 | { |
f6503059 AZ |
150 | NVRAM->time_offset = qemu_timedate_diff(tm); |
151 | set_alarm(NVRAM); | |
a541f297 FB |
152 | } |
153 | ||
154 | /* Watchdog management */ | |
155 | static void watchdog_cb (void *opaque) | |
156 | { | |
43a34704 | 157 | M48t59State *NVRAM = opaque; |
a541f297 FB |
158 | |
159 | NVRAM->buffer[0x1FF0] |= 0x80; | |
160 | if (NVRAM->buffer[0x1FF7] & 0x80) { | |
161 | NVRAM->buffer[0x1FF7] = 0x00; | |
162 | NVRAM->buffer[0x1FFC] &= ~0x40; | |
13ab5daa | 163 | /* May it be a hw CPU Reset instead ? */ |
d7d02e3c | 164 | qemu_system_reset_request(); |
a541f297 | 165 | } else { |
d537cf6c PB |
166 | qemu_set_irq(NVRAM->IRQ, 1); |
167 | qemu_set_irq(NVRAM->IRQ, 0); | |
a541f297 FB |
168 | } |
169 | } | |
170 | ||
43a34704 | 171 | static void set_up_watchdog(M48t59State *NVRAM, uint8_t value) |
a541f297 FB |
172 | { |
173 | uint64_t interval; /* in 1/16 seconds */ | |
174 | ||
868d585a | 175 | NVRAM->buffer[0x1FF0] &= ~0x80; |
a541f297 FB |
176 | if (NVRAM->wd_timer != NULL) { |
177 | qemu_del_timer(NVRAM->wd_timer); | |
868d585a JM |
178 | if (value != 0) { |
179 | interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F); | |
180 | qemu_mod_timer(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) + | |
181 | ((interval * 1000) >> 4)); | |
182 | } | |
a541f297 FB |
183 | } |
184 | } | |
185 | ||
186 | /* Direct access to NVRAM */ | |
897b4c6c | 187 | void m48t59_write (void *opaque, uint32_t addr, uint32_t val) |
a541f297 | 188 | { |
43a34704 | 189 | M48t59State *NVRAM = opaque; |
a541f297 FB |
190 | struct tm tm; |
191 | int tmp; | |
192 | ||
819385c5 FB |
193 | if (addr > 0x1FF8 && addr < 0x2000) |
194 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); | |
4aed2c33 BS |
195 | |
196 | /* check for NVRAM access */ | |
197 | if ((NVRAM->type == 2 && addr < 0x7f8) || | |
198 | (NVRAM->type == 8 && addr < 0x1ff8) || | |
199 | (NVRAM->type == 59 && addr < 0x1ff0)) | |
819385c5 | 200 | goto do_write; |
4aed2c33 BS |
201 | |
202 | /* TOD access */ | |
819385c5 | 203 | switch (addr) { |
a541f297 FB |
204 | case 0x1FF0: |
205 | /* flags register : read-only */ | |
206 | break; | |
207 | case 0x1FF1: | |
208 | /* unused */ | |
209 | break; | |
210 | case 0x1FF2: | |
211 | /* alarm seconds */ | |
abd0c6bd | 212 | tmp = from_bcd(val & 0x7F); |
819385c5 | 213 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 214 | NVRAM->alarm.tm_sec = tmp; |
819385c5 | 215 | NVRAM->buffer[0x1FF2] = val; |
f6503059 | 216 | set_alarm(NVRAM); |
819385c5 | 217 | } |
a541f297 FB |
218 | break; |
219 | case 0x1FF3: | |
220 | /* alarm minutes */ | |
abd0c6bd | 221 | tmp = from_bcd(val & 0x7F); |
819385c5 | 222 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 223 | NVRAM->alarm.tm_min = tmp; |
819385c5 | 224 | NVRAM->buffer[0x1FF3] = val; |
f6503059 | 225 | set_alarm(NVRAM); |
819385c5 | 226 | } |
a541f297 FB |
227 | break; |
228 | case 0x1FF4: | |
229 | /* alarm hours */ | |
abd0c6bd | 230 | tmp = from_bcd(val & 0x3F); |
819385c5 | 231 | if (tmp >= 0 && tmp <= 23) { |
f6503059 | 232 | NVRAM->alarm.tm_hour = tmp; |
819385c5 | 233 | NVRAM->buffer[0x1FF4] = val; |
f6503059 | 234 | set_alarm(NVRAM); |
819385c5 | 235 | } |
a541f297 FB |
236 | break; |
237 | case 0x1FF5: | |
238 | /* alarm date */ | |
abd0c6bd | 239 | tmp = from_bcd(val & 0x1F); |
819385c5 | 240 | if (tmp != 0) { |
f6503059 | 241 | NVRAM->alarm.tm_mday = tmp; |
819385c5 | 242 | NVRAM->buffer[0x1FF5] = val; |
f6503059 | 243 | set_alarm(NVRAM); |
819385c5 | 244 | } |
a541f297 FB |
245 | break; |
246 | case 0x1FF6: | |
247 | /* interrupts */ | |
819385c5 | 248 | NVRAM->buffer[0x1FF6] = val; |
a541f297 FB |
249 | break; |
250 | case 0x1FF7: | |
251 | /* watchdog */ | |
819385c5 FB |
252 | NVRAM->buffer[0x1FF7] = val; |
253 | set_up_watchdog(NVRAM, val); | |
a541f297 FB |
254 | break; |
255 | case 0x1FF8: | |
4aed2c33 | 256 | case 0x07F8: |
a541f297 | 257 | /* control */ |
4aed2c33 | 258 | NVRAM->buffer[addr] = (val & ~0xA0) | 0x90; |
a541f297 FB |
259 | break; |
260 | case 0x1FF9: | |
4aed2c33 | 261 | case 0x07F9: |
a541f297 | 262 | /* seconds (BCD) */ |
abd0c6bd | 263 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
264 | if (tmp >= 0 && tmp <= 59) { |
265 | get_time(NVRAM, &tm); | |
266 | tm.tm_sec = tmp; | |
267 | set_time(NVRAM, &tm); | |
268 | } | |
f6503059 | 269 | if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) { |
a541f297 FB |
270 | if (val & 0x80) { |
271 | NVRAM->stop_time = time(NULL); | |
272 | } else { | |
273 | NVRAM->time_offset += NVRAM->stop_time - time(NULL); | |
274 | NVRAM->stop_time = 0; | |
275 | } | |
276 | } | |
f6503059 | 277 | NVRAM->buffer[addr] = val & 0x80; |
a541f297 FB |
278 | break; |
279 | case 0x1FFA: | |
4aed2c33 | 280 | case 0x07FA: |
a541f297 | 281 | /* minutes (BCD) */ |
abd0c6bd | 282 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
283 | if (tmp >= 0 && tmp <= 59) { |
284 | get_time(NVRAM, &tm); | |
285 | tm.tm_min = tmp; | |
286 | set_time(NVRAM, &tm); | |
287 | } | |
288 | break; | |
289 | case 0x1FFB: | |
4aed2c33 | 290 | case 0x07FB: |
a541f297 | 291 | /* hours (BCD) */ |
abd0c6bd | 292 | tmp = from_bcd(val & 0x3F); |
a541f297 FB |
293 | if (tmp >= 0 && tmp <= 23) { |
294 | get_time(NVRAM, &tm); | |
295 | tm.tm_hour = tmp; | |
296 | set_time(NVRAM, &tm); | |
297 | } | |
298 | break; | |
299 | case 0x1FFC: | |
4aed2c33 | 300 | case 0x07FC: |
a541f297 | 301 | /* day of the week / century */ |
abd0c6bd | 302 | tmp = from_bcd(val & 0x07); |
a541f297 FB |
303 | get_time(NVRAM, &tm); |
304 | tm.tm_wday = tmp; | |
305 | set_time(NVRAM, &tm); | |
4aed2c33 | 306 | NVRAM->buffer[addr] = val & 0x40; |
a541f297 FB |
307 | break; |
308 | case 0x1FFD: | |
4aed2c33 | 309 | case 0x07FD: |
a541f297 | 310 | /* date */ |
abd0c6bd | 311 | tmp = from_bcd(val & 0x1F); |
a541f297 FB |
312 | if (tmp != 0) { |
313 | get_time(NVRAM, &tm); | |
314 | tm.tm_mday = tmp; | |
315 | set_time(NVRAM, &tm); | |
316 | } | |
317 | break; | |
318 | case 0x1FFE: | |
4aed2c33 | 319 | case 0x07FE: |
a541f297 | 320 | /* month */ |
abd0c6bd | 321 | tmp = from_bcd(val & 0x1F); |
a541f297 FB |
322 | if (tmp >= 1 && tmp <= 12) { |
323 | get_time(NVRAM, &tm); | |
324 | tm.tm_mon = tmp - 1; | |
325 | set_time(NVRAM, &tm); | |
326 | } | |
327 | break; | |
328 | case 0x1FFF: | |
4aed2c33 | 329 | case 0x07FF: |
a541f297 | 330 | /* year */ |
abd0c6bd | 331 | tmp = from_bcd(val); |
a541f297 FB |
332 | if (tmp >= 0 && tmp <= 99) { |
333 | get_time(NVRAM, &tm); | |
180b700d | 334 | if (NVRAM->type == 8) |
abd0c6bd | 335 | tm.tm_year = from_bcd(val) + 68; // Base year is 1968 |
180b700d | 336 | else |
abd0c6bd | 337 | tm.tm_year = from_bcd(val); |
a541f297 FB |
338 | set_time(NVRAM, &tm); |
339 | } | |
340 | break; | |
341 | default: | |
13ab5daa | 342 | /* Check lock registers state */ |
819385c5 | 343 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 344 | break; |
819385c5 | 345 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 346 | break; |
819385c5 FB |
347 | do_write: |
348 | if (addr < NVRAM->size) { | |
349 | NVRAM->buffer[addr] = val & 0xFF; | |
a541f297 FB |
350 | } |
351 | break; | |
352 | } | |
353 | } | |
354 | ||
897b4c6c | 355 | uint32_t m48t59_read (void *opaque, uint32_t addr) |
a541f297 | 356 | { |
43a34704 | 357 | M48t59State *NVRAM = opaque; |
a541f297 FB |
358 | struct tm tm; |
359 | uint32_t retval = 0xFF; | |
360 | ||
4aed2c33 BS |
361 | /* check for NVRAM access */ |
362 | if ((NVRAM->type == 2 && addr < 0x078f) || | |
363 | (NVRAM->type == 8 && addr < 0x1ff8) || | |
364 | (NVRAM->type == 59 && addr < 0x1ff0)) | |
819385c5 | 365 | goto do_read; |
4aed2c33 BS |
366 | |
367 | /* TOD access */ | |
819385c5 | 368 | switch (addr) { |
a541f297 FB |
369 | case 0x1FF0: |
370 | /* flags register */ | |
371 | goto do_read; | |
372 | case 0x1FF1: | |
373 | /* unused */ | |
374 | retval = 0; | |
375 | break; | |
376 | case 0x1FF2: | |
377 | /* alarm seconds */ | |
378 | goto do_read; | |
379 | case 0x1FF3: | |
380 | /* alarm minutes */ | |
381 | goto do_read; | |
382 | case 0x1FF4: | |
383 | /* alarm hours */ | |
384 | goto do_read; | |
385 | case 0x1FF5: | |
386 | /* alarm date */ | |
387 | goto do_read; | |
388 | case 0x1FF6: | |
389 | /* interrupts */ | |
390 | goto do_read; | |
391 | case 0x1FF7: | |
392 | /* A read resets the watchdog */ | |
393 | set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]); | |
394 | goto do_read; | |
395 | case 0x1FF8: | |
4aed2c33 | 396 | case 0x07F8: |
a541f297 FB |
397 | /* control */ |
398 | goto do_read; | |
399 | case 0x1FF9: | |
4aed2c33 | 400 | case 0x07F9: |
a541f297 FB |
401 | /* seconds (BCD) */ |
402 | get_time(NVRAM, &tm); | |
abd0c6bd | 403 | retval = (NVRAM->buffer[addr] & 0x80) | to_bcd(tm.tm_sec); |
a541f297 FB |
404 | break; |
405 | case 0x1FFA: | |
4aed2c33 | 406 | case 0x07FA: |
a541f297 FB |
407 | /* minutes (BCD) */ |
408 | get_time(NVRAM, &tm); | |
abd0c6bd | 409 | retval = to_bcd(tm.tm_min); |
a541f297 FB |
410 | break; |
411 | case 0x1FFB: | |
4aed2c33 | 412 | case 0x07FB: |
a541f297 FB |
413 | /* hours (BCD) */ |
414 | get_time(NVRAM, &tm); | |
abd0c6bd | 415 | retval = to_bcd(tm.tm_hour); |
a541f297 FB |
416 | break; |
417 | case 0x1FFC: | |
4aed2c33 | 418 | case 0x07FC: |
a541f297 FB |
419 | /* day of the week / century */ |
420 | get_time(NVRAM, &tm); | |
4aed2c33 | 421 | retval = NVRAM->buffer[addr] | tm.tm_wday; |
a541f297 FB |
422 | break; |
423 | case 0x1FFD: | |
4aed2c33 | 424 | case 0x07FD: |
a541f297 FB |
425 | /* date */ |
426 | get_time(NVRAM, &tm); | |
abd0c6bd | 427 | retval = to_bcd(tm.tm_mday); |
a541f297 FB |
428 | break; |
429 | case 0x1FFE: | |
4aed2c33 | 430 | case 0x07FE: |
a541f297 FB |
431 | /* month */ |
432 | get_time(NVRAM, &tm); | |
abd0c6bd | 433 | retval = to_bcd(tm.tm_mon + 1); |
a541f297 FB |
434 | break; |
435 | case 0x1FFF: | |
4aed2c33 | 436 | case 0x07FF: |
a541f297 FB |
437 | /* year */ |
438 | get_time(NVRAM, &tm); | |
5fafdf24 | 439 | if (NVRAM->type == 8) |
abd0c6bd | 440 | retval = to_bcd(tm.tm_year - 68); // Base year is 1968 |
180b700d | 441 | else |
abd0c6bd | 442 | retval = to_bcd(tm.tm_year); |
a541f297 FB |
443 | break; |
444 | default: | |
13ab5daa | 445 | /* Check lock registers state */ |
819385c5 | 446 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 447 | break; |
819385c5 | 448 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 449 | break; |
819385c5 FB |
450 | do_read: |
451 | if (addr < NVRAM->size) { | |
452 | retval = NVRAM->buffer[addr]; | |
a541f297 FB |
453 | } |
454 | break; | |
455 | } | |
819385c5 | 456 | if (addr > 0x1FF9 && addr < 0x2000) |
9ed1e667 | 457 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 FB |
458 | |
459 | return retval; | |
460 | } | |
461 | ||
897b4c6c | 462 | void m48t59_set_addr (void *opaque, uint32_t addr) |
a541f297 | 463 | { |
43a34704 | 464 | M48t59State *NVRAM = opaque; |
897b4c6c | 465 | |
a541f297 FB |
466 | NVRAM->addr = addr; |
467 | } | |
468 | ||
897b4c6c | 469 | void m48t59_toggle_lock (void *opaque, int lock) |
13ab5daa | 470 | { |
43a34704 | 471 | M48t59State *NVRAM = opaque; |
897b4c6c | 472 | |
13ab5daa FB |
473 | NVRAM->lock ^= 1 << lock; |
474 | } | |
475 | ||
a541f297 FB |
476 | /* IO access to NVRAM */ |
477 | static void NVRAM_writeb (void *opaque, uint32_t addr, uint32_t val) | |
478 | { | |
43a34704 | 479 | M48t59State *NVRAM = opaque; |
a541f297 FB |
480 | |
481 | addr -= NVRAM->io_base; | |
9ed1e667 | 482 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); |
a541f297 FB |
483 | switch (addr) { |
484 | case 0: | |
485 | NVRAM->addr &= ~0x00FF; | |
486 | NVRAM->addr |= val; | |
487 | break; | |
488 | case 1: | |
489 | NVRAM->addr &= ~0xFF00; | |
490 | NVRAM->addr |= val << 8; | |
491 | break; | |
492 | case 3: | |
819385c5 | 493 | m48t59_write(NVRAM, val, NVRAM->addr); |
a541f297 FB |
494 | NVRAM->addr = 0x0000; |
495 | break; | |
496 | default: | |
497 | break; | |
498 | } | |
499 | } | |
500 | ||
501 | static uint32_t NVRAM_readb (void *opaque, uint32_t addr) | |
502 | { | |
43a34704 | 503 | M48t59State *NVRAM = opaque; |
13ab5daa | 504 | uint32_t retval; |
a541f297 | 505 | |
13ab5daa FB |
506 | addr -= NVRAM->io_base; |
507 | switch (addr) { | |
508 | case 3: | |
819385c5 | 509 | retval = m48t59_read(NVRAM, NVRAM->addr); |
13ab5daa FB |
510 | break; |
511 | default: | |
512 | retval = -1; | |
513 | break; | |
514 | } | |
9ed1e667 | 515 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 | 516 | |
13ab5daa | 517 | return retval; |
a541f297 FB |
518 | } |
519 | ||
c227f099 | 520 | static void nvram_writeb (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 521 | { |
43a34704 | 522 | M48t59State *NVRAM = opaque; |
3b46e624 | 523 | |
819385c5 | 524 | m48t59_write(NVRAM, addr, value & 0xff); |
e1bb04f7 FB |
525 | } |
526 | ||
c227f099 | 527 | static void nvram_writew (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 528 | { |
43a34704 | 529 | M48t59State *NVRAM = opaque; |
3b46e624 | 530 | |
819385c5 FB |
531 | m48t59_write(NVRAM, addr, (value >> 8) & 0xff); |
532 | m48t59_write(NVRAM, addr + 1, value & 0xff); | |
e1bb04f7 FB |
533 | } |
534 | ||
c227f099 | 535 | static void nvram_writel (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 536 | { |
43a34704 | 537 | M48t59State *NVRAM = opaque; |
3b46e624 | 538 | |
819385c5 FB |
539 | m48t59_write(NVRAM, addr, (value >> 24) & 0xff); |
540 | m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff); | |
541 | m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff); | |
542 | m48t59_write(NVRAM, addr + 3, value & 0xff); | |
e1bb04f7 FB |
543 | } |
544 | ||
c227f099 | 545 | static uint32_t nvram_readb (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 546 | { |
43a34704 | 547 | M48t59State *NVRAM = opaque; |
819385c5 | 548 | uint32_t retval; |
3b46e624 | 549 | |
819385c5 | 550 | retval = m48t59_read(NVRAM, addr); |
e1bb04f7 FB |
551 | return retval; |
552 | } | |
553 | ||
c227f099 | 554 | static uint32_t nvram_readw (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 555 | { |
43a34704 | 556 | M48t59State *NVRAM = opaque; |
819385c5 | 557 | uint32_t retval; |
3b46e624 | 558 | |
819385c5 FB |
559 | retval = m48t59_read(NVRAM, addr) << 8; |
560 | retval |= m48t59_read(NVRAM, addr + 1); | |
e1bb04f7 FB |
561 | return retval; |
562 | } | |
563 | ||
c227f099 | 564 | static uint32_t nvram_readl (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 565 | { |
43a34704 | 566 | M48t59State *NVRAM = opaque; |
819385c5 | 567 | uint32_t retval; |
e1bb04f7 | 568 | |
819385c5 FB |
569 | retval = m48t59_read(NVRAM, addr) << 24; |
570 | retval |= m48t59_read(NVRAM, addr + 1) << 16; | |
571 | retval |= m48t59_read(NVRAM, addr + 2) << 8; | |
572 | retval |= m48t59_read(NVRAM, addr + 3); | |
e1bb04f7 FB |
573 | return retval; |
574 | } | |
575 | ||
d60efc6b | 576 | static CPUWriteMemoryFunc * const nvram_write[] = { |
e1bb04f7 FB |
577 | &nvram_writeb, |
578 | &nvram_writew, | |
579 | &nvram_writel, | |
580 | }; | |
581 | ||
d60efc6b | 582 | static CPUReadMemoryFunc * const nvram_read[] = { |
e1bb04f7 FB |
583 | &nvram_readb, |
584 | &nvram_readw, | |
585 | &nvram_readl, | |
586 | }; | |
819385c5 | 587 | |
3ccacc4a BS |
588 | static void m48t59_save(QEMUFile *f, void *opaque) |
589 | { | |
43a34704 | 590 | M48t59State *s = opaque; |
3ccacc4a BS |
591 | |
592 | qemu_put_8s(f, &s->lock); | |
593 | qemu_put_be16s(f, &s->addr); | |
594 | qemu_put_buffer(f, s->buffer, s->size); | |
595 | } | |
596 | ||
597 | static int m48t59_load(QEMUFile *f, void *opaque, int version_id) | |
598 | { | |
43a34704 | 599 | M48t59State *s = opaque; |
3ccacc4a BS |
600 | |
601 | if (version_id != 1) | |
602 | return -EINVAL; | |
603 | ||
604 | qemu_get_8s(f, &s->lock); | |
605 | qemu_get_be16s(f, &s->addr); | |
606 | qemu_get_buffer(f, s->buffer, s->size); | |
607 | ||
608 | return 0; | |
609 | } | |
610 | ||
43a34704 | 611 | static void m48t59_reset_common(M48t59State *NVRAM) |
3ccacc4a | 612 | { |
6e6b7363 BS |
613 | NVRAM->addr = 0; |
614 | NVRAM->lock = 0; | |
3ccacc4a BS |
615 | if (NVRAM->alrm_timer != NULL) |
616 | qemu_del_timer(NVRAM->alrm_timer); | |
617 | ||
618 | if (NVRAM->wd_timer != NULL) | |
619 | qemu_del_timer(NVRAM->wd_timer); | |
620 | } | |
621 | ||
285e468d BS |
622 | static void m48t59_reset_isa(DeviceState *d) |
623 | { | |
624 | M48t59ISAState *isa = container_of(d, M48t59ISAState, busdev.qdev); | |
43a34704 | 625 | M48t59State *NVRAM = &isa->state; |
285e468d BS |
626 | |
627 | m48t59_reset_common(NVRAM); | |
628 | } | |
629 | ||
630 | static void m48t59_reset_sysbus(DeviceState *d) | |
631 | { | |
632 | M48t59SysBusState *sys = container_of(d, M48t59SysBusState, busdev.qdev); | |
43a34704 | 633 | M48t59State *NVRAM = &sys->state; |
285e468d BS |
634 | |
635 | m48t59_reset_common(NVRAM); | |
636 | } | |
637 | ||
a541f297 | 638 | /* Initialisation routine */ |
43a34704 BS |
639 | M48t59State *m48t59_init(qemu_irq IRQ, target_phys_addr_t mem_base, |
640 | uint32_t io_base, uint16_t size, int type) | |
a541f297 | 641 | { |
d27cf0ae BS |
642 | DeviceState *dev; |
643 | SysBusDevice *s; | |
f80237d4 | 644 | M48t59SysBusState *d; |
d27cf0ae BS |
645 | |
646 | dev = qdev_create(NULL, "m48t59"); | |
ee6847d1 GH |
647 | qdev_prop_set_uint32(dev, "type", type); |
648 | qdev_prop_set_uint32(dev, "size", size); | |
649 | qdev_prop_set_uint32(dev, "io_base", io_base); | |
e23a1b33 | 650 | qdev_init_nofail(dev); |
d27cf0ae BS |
651 | s = sysbus_from_qdev(dev); |
652 | sysbus_connect_irq(s, 0, IRQ); | |
819385c5 FB |
653 | if (io_base != 0) { |
654 | register_ioport_read(io_base, 0x04, 1, NVRAM_readb, s); | |
655 | register_ioport_write(io_base, 0x04, 1, NVRAM_writeb, s); | |
656 | } | |
e1bb04f7 | 657 | if (mem_base != 0) { |
d27cf0ae | 658 | sysbus_mmio_map(s, 0, mem_base); |
e1bb04f7 | 659 | } |
d27cf0ae | 660 | |
f80237d4 | 661 | d = FROM_SYSBUS(M48t59SysBusState, s); |
d27cf0ae | 662 | |
f80237d4 | 663 | return &d->state; |
d27cf0ae BS |
664 | } |
665 | ||
43a34704 | 666 | M48t59State *m48t59_init_isa(uint32_t io_base, uint16_t size, int type) |
d27cf0ae | 667 | { |
f80237d4 BS |
668 | M48t59ISAState *d; |
669 | ISADevice *dev; | |
43a34704 | 670 | M48t59State *s; |
f80237d4 BS |
671 | |
672 | dev = isa_create("m48t59_isa"); | |
673 | qdev_prop_set_uint32(&dev->qdev, "type", type); | |
674 | qdev_prop_set_uint32(&dev->qdev, "size", size); | |
675 | qdev_prop_set_uint32(&dev->qdev, "io_base", io_base); | |
e23a1b33 | 676 | qdev_init_nofail(&dev->qdev); |
f80237d4 BS |
677 | d = DO_UPCAST(M48t59ISAState, busdev, dev); |
678 | s = &d->state; | |
d27cf0ae | 679 | |
f80237d4 BS |
680 | if (io_base != 0) { |
681 | register_ioport_read(io_base, 0x04, 1, NVRAM_readb, s); | |
682 | register_ioport_write(io_base, 0x04, 1, NVRAM_writeb, s); | |
dee41d58 | 683 | isa_init_ioport_range(dev, io_base, 4); |
f80237d4 | 684 | } |
d27cf0ae | 685 | |
f80237d4 BS |
686 | return s; |
687 | } | |
d27cf0ae | 688 | |
43a34704 | 689 | static void m48t59_init_common(M48t59State *s) |
f80237d4 BS |
690 | { |
691 | s->buffer = qemu_mallocz(s->size); | |
d27cf0ae | 692 | if (s->type == 59) { |
819385c5 FB |
693 | s->alrm_timer = qemu_new_timer(vm_clock, &alarm_cb, s); |
694 | s->wd_timer = qemu_new_timer(vm_clock, &watchdog_cb, s); | |
695 | } | |
f6503059 | 696 | qemu_get_timedate(&s->alarm, 0); |
13ab5daa | 697 | |
0be71e32 | 698 | register_savevm(NULL, "m48t59", -1, 1, m48t59_save, m48t59_load, s); |
f80237d4 BS |
699 | } |
700 | ||
701 | static int m48t59_init_isa1(ISADevice *dev) | |
702 | { | |
703 | M48t59ISAState *d = DO_UPCAST(M48t59ISAState, busdev, dev); | |
43a34704 | 704 | M48t59State *s = &d->state; |
f80237d4 BS |
705 | |
706 | isa_init_irq(dev, &s->IRQ, 8); | |
707 | m48t59_init_common(s); | |
708 | ||
81a322d4 | 709 | return 0; |
d27cf0ae | 710 | } |
3ccacc4a | 711 | |
f80237d4 BS |
712 | static int m48t59_init1(SysBusDevice *dev) |
713 | { | |
714 | M48t59SysBusState *d = FROM_SYSBUS(M48t59SysBusState, dev); | |
43a34704 | 715 | M48t59State *s = &d->state; |
f80237d4 BS |
716 | int mem_index; |
717 | ||
718 | sysbus_init_irq(dev, &s->IRQ); | |
719 | ||
2507c12a AG |
720 | mem_index = cpu_register_io_memory(nvram_read, nvram_write, s, |
721 | DEVICE_NATIVE_ENDIAN); | |
f80237d4 BS |
722 | sysbus_init_mmio(dev, s->size, mem_index); |
723 | m48t59_init_common(s); | |
724 | ||
725 | return 0; | |
726 | } | |
727 | ||
728 | static ISADeviceInfo m48t59_isa_info = { | |
729 | .init = m48t59_init_isa1, | |
730 | .qdev.name = "m48t59_isa", | |
731 | .qdev.size = sizeof(M48t59ISAState), | |
285e468d | 732 | .qdev.reset = m48t59_reset_isa, |
f80237d4 BS |
733 | .qdev.no_user = 1, |
734 | .qdev.props = (Property[]) { | |
735 | DEFINE_PROP_UINT32("size", M48t59ISAState, state.size, -1), | |
736 | DEFINE_PROP_UINT32("type", M48t59ISAState, state.type, -1), | |
737 | DEFINE_PROP_HEX32( "io_base", M48t59ISAState, state.io_base, 0), | |
738 | DEFINE_PROP_END_OF_LIST(), | |
739 | } | |
740 | }; | |
741 | ||
ee6847d1 GH |
742 | static SysBusDeviceInfo m48t59_info = { |
743 | .init = m48t59_init1, | |
744 | .qdev.name = "m48t59", | |
f80237d4 | 745 | .qdev.size = sizeof(M48t59SysBusState), |
285e468d | 746 | .qdev.reset = m48t59_reset_sysbus, |
ee6847d1 | 747 | .qdev.props = (Property[]) { |
f80237d4 BS |
748 | DEFINE_PROP_UINT32("size", M48t59SysBusState, state.size, -1), |
749 | DEFINE_PROP_UINT32("type", M48t59SysBusState, state.type, -1), | |
750 | DEFINE_PROP_HEX32( "io_base", M48t59SysBusState, state.io_base, 0), | |
01274424 | 751 | DEFINE_PROP_END_OF_LIST(), |
ee6847d1 GH |
752 | } |
753 | }; | |
754 | ||
d27cf0ae BS |
755 | static void m48t59_register_devices(void) |
756 | { | |
ee6847d1 | 757 | sysbus_register_withprop(&m48t59_info); |
f80237d4 | 758 | isa_qdev_register(&m48t59_isa_info); |
a541f297 | 759 | } |
d27cf0ae BS |
760 | |
761 | device_init(m48t59_register_devices) |