]>
Commit | Line | Data |
---|---|---|
f6ad2e32 AG |
1 | /* |
2 | * QEMU AHCI Emulation | |
3 | * | |
4 | * Copyright (c) 2010 [email protected] | |
5 | * Copyright (c) 2010 Roland Elek <[email protected]> | |
6 | * Copyright (c) 2010 Sebastian Herbszt <[email protected]> | |
7 | * Copyright (c) 2010 Alexander Graf <[email protected]> | |
8 | * | |
9 | * This library is free software; you can redistribute it and/or | |
10 | * modify it under the terms of the GNU Lesser General Public | |
11 | * License as published by the Free Software Foundation; either | |
12 | * version 2 of the License, or (at your option) any later version. | |
13 | * | |
14 | * This library is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * Lesser General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU Lesser General Public | |
20 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
21 | * | |
f6ad2e32 AG |
22 | */ |
23 | ||
24 | #include <hw/hw.h> | |
a2cb15b0 | 25 | #include <hw/pci/msi.h> |
0d09e41a | 26 | #include <hw/i386/pc.h> |
a2cb15b0 | 27 | #include <hw/pci/pci.h> |
f6ad2e32 | 28 | |
d49b6836 | 29 | #include "qemu/error-report.h" |
4be74634 | 30 | #include "sysemu/block-backend.h" |
9c17d615 | 31 | #include "sysemu/dma.h" |
f6ad2e32 AG |
32 | #include "internal.h" |
33 | #include <hw/ide/pci.h> | |
03c7a6a8 | 34 | #include <hw/ide/ahci.h> |
f6ad2e32 | 35 | |
192cf55c | 36 | #define DEBUG_AHCI 0 |
f6ad2e32 | 37 | |
f6ad2e32 | 38 | #define DPRINTF(port, fmt, ...) \ |
192cf55c SH |
39 | do { \ |
40 | if (DEBUG_AHCI) { \ | |
41 | fprintf(stderr, "ahci: %s: [%d] ", __func__, port); \ | |
42 | fprintf(stderr, fmt, ## __VA_ARGS__); \ | |
43 | } \ | |
44 | } while (0) | |
f6ad2e32 | 45 | |
f6ad2e32 | 46 | static void check_cmd(AHCIState *s, int port); |
9364384d | 47 | static int handle_cmd(AHCIState *s, int port, uint8_t slot); |
f6ad2e32 | 48 | static void ahci_reset_port(AHCIState *s, int port); |
e47f9eb1 | 49 | static bool ahci_write_fis_d2h(AHCIDevice *ad); |
87e62065 | 50 | static void ahci_init_d2h(AHCIDevice *ad); |
a718978e | 51 | static int ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit); |
a13ab5a3 JS |
52 | static bool ahci_map_clb_address(AHCIDevice *ad); |
53 | static bool ahci_map_fis_address(AHCIDevice *ad); | |
fc3d8e11 JS |
54 | static void ahci_unmap_clb_address(AHCIDevice *ad); |
55 | static void ahci_unmap_fis_address(AHCIDevice *ad); | |
659142ec | 56 | |
f6ad2e32 AG |
57 | |
58 | static uint32_t ahci_port_read(AHCIState *s, int port, int offset) | |
59 | { | |
60 | uint32_t val; | |
61 | AHCIPortRegs *pr; | |
62 | pr = &s->dev[port].port_regs; | |
63 | ||
64 | switch (offset) { | |
65 | case PORT_LST_ADDR: | |
66 | val = pr->lst_addr; | |
67 | break; | |
68 | case PORT_LST_ADDR_HI: | |
69 | val = pr->lst_addr_hi; | |
70 | break; | |
71 | case PORT_FIS_ADDR: | |
72 | val = pr->fis_addr; | |
73 | break; | |
74 | case PORT_FIS_ADDR_HI: | |
75 | val = pr->fis_addr_hi; | |
76 | break; | |
77 | case PORT_IRQ_STAT: | |
78 | val = pr->irq_stat; | |
79 | break; | |
80 | case PORT_IRQ_MASK: | |
81 | val = pr->irq_mask; | |
82 | break; | |
83 | case PORT_CMD: | |
84 | val = pr->cmd; | |
85 | break; | |
86 | case PORT_TFDATA: | |
fac7aa7f | 87 | val = pr->tfdata; |
f6ad2e32 AG |
88 | break; |
89 | case PORT_SIG: | |
90 | val = pr->sig; | |
91 | break; | |
92 | case PORT_SCR_STAT: | |
4be74634 | 93 | if (s->dev[port].port.ifs[0].blk) { |
f6ad2e32 AG |
94 | val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP | |
95 | SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE; | |
96 | } else { | |
97 | val = SATA_SCR_SSTATUS_DET_NODEV; | |
98 | } | |
99 | break; | |
100 | case PORT_SCR_CTL: | |
101 | val = pr->scr_ctl; | |
102 | break; | |
103 | case PORT_SCR_ERR: | |
104 | val = pr->scr_err; | |
105 | break; | |
106 | case PORT_SCR_ACT: | |
f6ad2e32 AG |
107 | val = pr->scr_act; |
108 | break; | |
109 | case PORT_CMD_ISSUE: | |
110 | val = pr->cmd_issue; | |
111 | break; | |
112 | case PORT_RESERVED: | |
113 | default: | |
114 | val = 0; | |
115 | } | |
116 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
117 | return val; | |
118 | ||
119 | } | |
120 | ||
121 | static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev) | |
122 | { | |
bb639f82 AF |
123 | DeviceState *dev_state = s->container; |
124 | PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state), | |
125 | TYPE_PCI_DEVICE); | |
f6ad2e32 AG |
126 | |
127 | DPRINTF(0, "raise irq\n"); | |
128 | ||
bd164307 | 129 | if (pci_dev && msi_enabled(pci_dev)) { |
0d3aea56 | 130 | msi_notify(pci_dev, 0); |
f6ad2e32 AG |
131 | } else { |
132 | qemu_irq_raise(s->irq); | |
133 | } | |
134 | } | |
135 | ||
136 | static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev) | |
137 | { | |
bb639f82 AF |
138 | DeviceState *dev_state = s->container; |
139 | PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state), | |
140 | TYPE_PCI_DEVICE); | |
f6ad2e32 AG |
141 | |
142 | DPRINTF(0, "lower irq\n"); | |
143 | ||
bd164307 | 144 | if (!pci_dev || !msi_enabled(pci_dev)) { |
f6ad2e32 AG |
145 | qemu_irq_lower(s->irq); |
146 | } | |
147 | } | |
148 | ||
149 | static void ahci_check_irq(AHCIState *s) | |
150 | { | |
151 | int i; | |
152 | ||
153 | DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus); | |
154 | ||
b8676728 | 155 | s->control_regs.irqstatus = 0; |
2c4b9d0e | 156 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
157 | AHCIPortRegs *pr = &s->dev[i].port_regs; |
158 | if (pr->irq_stat & pr->irq_mask) { | |
159 | s->control_regs.irqstatus |= (1 << i); | |
160 | } | |
161 | } | |
162 | ||
163 | if (s->control_regs.irqstatus && | |
164 | (s->control_regs.ghc & HOST_CTL_IRQ_EN)) { | |
165 | ahci_irq_raise(s, NULL); | |
166 | } else { | |
167 | ahci_irq_lower(s, NULL); | |
168 | } | |
169 | } | |
170 | ||
171 | static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d, | |
172 | int irq_type) | |
173 | { | |
174 | DPRINTF(d->port_no, "trigger irq %#x -> %x\n", | |
175 | irq_type, d->port_regs.irq_mask & irq_type); | |
176 | ||
177 | d->port_regs.irq_stat |= irq_type; | |
178 | ahci_check_irq(s); | |
179 | } | |
180 | ||
5a18e67d LT |
181 | static void map_page(AddressSpace *as, uint8_t **ptr, uint64_t addr, |
182 | uint32_t wanted) | |
f6ad2e32 | 183 | { |
a8170e5e | 184 | hwaddr len = wanted; |
f6ad2e32 AG |
185 | |
186 | if (*ptr) { | |
5a18e67d | 187 | dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len); |
f6ad2e32 AG |
188 | } |
189 | ||
5a18e67d | 190 | *ptr = dma_memory_map(as, addr, &len, DMA_DIRECTION_FROM_DEVICE); |
f6ad2e32 | 191 | if (len < wanted) { |
5a18e67d | 192 | dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len); |
f6ad2e32 AG |
193 | *ptr = NULL; |
194 | } | |
195 | } | |
196 | ||
cd6cb73b JS |
197 | /** |
198 | * Check the cmd register to see if we should start or stop | |
199 | * the DMA or FIS RX engines. | |
200 | * | |
201 | * @ad: Device to engage. | |
202 | * @allow_stop: Allow device to transition from started to stopped? | |
203 | * 'no' is useful for migration post_load, which does not expect a transition. | |
204 | * | |
205 | * @return 0 on success, -1 on error. | |
206 | */ | |
207 | static int ahci_cond_start_engines(AHCIDevice *ad, bool allow_stop) | |
208 | { | |
209 | AHCIPortRegs *pr = &ad->port_regs; | |
210 | ||
211 | if (pr->cmd & PORT_CMD_START) { | |
212 | if (ahci_map_clb_address(ad)) { | |
213 | pr->cmd |= PORT_CMD_LIST_ON; | |
214 | } else { | |
215 | error_report("AHCI: Failed to start DMA engine: " | |
216 | "bad command list buffer address"); | |
217 | return -1; | |
218 | } | |
219 | } else if (pr->cmd & PORT_CMD_LIST_ON) { | |
220 | if (allow_stop) { | |
221 | ahci_unmap_clb_address(ad); | |
222 | pr->cmd = pr->cmd & ~(PORT_CMD_LIST_ON); | |
223 | } else { | |
224 | error_report("AHCI: DMA engine should be off, " | |
225 | "but appears to still be running"); | |
226 | return -1; | |
227 | } | |
228 | } | |
229 | ||
230 | if (pr->cmd & PORT_CMD_FIS_RX) { | |
231 | if (ahci_map_fis_address(ad)) { | |
232 | pr->cmd |= PORT_CMD_FIS_ON; | |
233 | } else { | |
234 | error_report("AHCI: Failed to start FIS receive engine: " | |
235 | "bad FIS receive buffer address"); | |
236 | return -1; | |
237 | } | |
238 | } else if (pr->cmd & PORT_CMD_FIS_ON) { | |
239 | if (allow_stop) { | |
240 | ahci_unmap_fis_address(ad); | |
241 | pr->cmd = pr->cmd & ~(PORT_CMD_FIS_ON); | |
242 | } else { | |
243 | error_report("AHCI: FIS receive engine should be off, " | |
244 | "but appears to still be running"); | |
245 | return -1; | |
246 | } | |
247 | } | |
248 | ||
249 | return 0; | |
250 | } | |
251 | ||
f6ad2e32 AG |
252 | static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val) |
253 | { | |
254 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
255 | ||
256 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
257 | switch (offset) { | |
258 | case PORT_LST_ADDR: | |
259 | pr->lst_addr = val; | |
f6ad2e32 AG |
260 | break; |
261 | case PORT_LST_ADDR_HI: | |
262 | pr->lst_addr_hi = val; | |
f6ad2e32 AG |
263 | break; |
264 | case PORT_FIS_ADDR: | |
265 | pr->fis_addr = val; | |
f6ad2e32 AG |
266 | break; |
267 | case PORT_FIS_ADDR_HI: | |
268 | pr->fis_addr_hi = val; | |
f6ad2e32 AG |
269 | break; |
270 | case PORT_IRQ_STAT: | |
271 | pr->irq_stat &= ~val; | |
b8676728 | 272 | ahci_check_irq(s); |
f6ad2e32 AG |
273 | break; |
274 | case PORT_IRQ_MASK: | |
275 | pr->irq_mask = val & 0xfdc000ff; | |
276 | ahci_check_irq(s); | |
277 | break; | |
278 | case PORT_CMD: | |
fc3d8e11 | 279 | /* Block any Read-only fields from being set; |
09b61db7 SF |
280 | * including LIST_ON and FIS_ON. |
281 | * The spec requires to set ICC bits to zero after the ICC change | |
282 | * is done. We don't support ICC state changes, therefore always | |
283 | * force the ICC bits to zero. | |
284 | */ | |
285 | pr->cmd = (pr->cmd & PORT_CMD_RO_MASK) | | |
286 | (val & ~(PORT_CMD_RO_MASK|PORT_CMD_ICC_MASK)); | |
f6ad2e32 | 287 | |
cd6cb73b JS |
288 | /* Check FIS RX and CLB engines, allow transition to false: */ |
289 | ahci_cond_start_engines(&s->dev[port], true); | |
f6ad2e32 | 290 | |
87e62065 AG |
291 | /* XXX usually the FIS would be pending on the bus here and |
292 | issuing deferred until the OS enables FIS receival. | |
293 | Instead, we only submit it once - which works in most | |
294 | cases, but is a hack. */ | |
295 | if ((pr->cmd & PORT_CMD_FIS_ON) && | |
296 | !s->dev[port].init_d2h_sent) { | |
297 | ahci_init_d2h(&s->dev[port]); | |
87e62065 AG |
298 | } |
299 | ||
f6ad2e32 AG |
300 | check_cmd(s, port); |
301 | break; | |
302 | case PORT_TFDATA: | |
fac7aa7f | 303 | /* Read Only. */ |
f6ad2e32 AG |
304 | break; |
305 | case PORT_SIG: | |
fac7aa7f | 306 | /* Read Only */ |
f6ad2e32 AG |
307 | break; |
308 | case PORT_SCR_STAT: | |
fac7aa7f | 309 | /* Read Only */ |
f6ad2e32 AG |
310 | break; |
311 | case PORT_SCR_CTL: | |
312 | if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) && | |
313 | ((val & AHCI_SCR_SCTL_DET) == 0)) { | |
314 | ahci_reset_port(s, port); | |
315 | } | |
316 | pr->scr_ctl = val; | |
317 | break; | |
318 | case PORT_SCR_ERR: | |
319 | pr->scr_err &= ~val; | |
320 | break; | |
321 | case PORT_SCR_ACT: | |
322 | /* RW1 */ | |
323 | pr->scr_act |= val; | |
324 | break; | |
325 | case PORT_CMD_ISSUE: | |
326 | pr->cmd_issue |= val; | |
327 | check_cmd(s, port); | |
328 | break; | |
329 | default: | |
330 | break; | |
331 | } | |
332 | } | |
333 | ||
e9ebb2f7 | 334 | static uint64_t ahci_mem_read_32(void *opaque, hwaddr addr) |
f6ad2e32 | 335 | { |
67e576c2 | 336 | AHCIState *s = opaque; |
f6ad2e32 AG |
337 | uint32_t val = 0; |
338 | ||
f6ad2e32 AG |
339 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { |
340 | switch (addr) { | |
341 | case HOST_CAP: | |
342 | val = s->control_regs.cap; | |
343 | break; | |
344 | case HOST_CTL: | |
345 | val = s->control_regs.ghc; | |
346 | break; | |
347 | case HOST_IRQ_STAT: | |
348 | val = s->control_regs.irqstatus; | |
349 | break; | |
350 | case HOST_PORTS_IMPL: | |
351 | val = s->control_regs.impl; | |
352 | break; | |
353 | case HOST_VERSION: | |
354 | val = s->control_regs.version; | |
355 | break; | |
356 | } | |
357 | ||
358 | DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val); | |
359 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
360 | (addr < (AHCI_PORT_REGS_START_ADDR + |
361 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
362 | val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
363 | addr & AHCI_PORT_ADDR_OFFSET_MASK); | |
364 | } | |
365 | ||
366 | return val; | |
367 | } | |
368 | ||
369 | ||
e9ebb2f7 JS |
370 | /** |
371 | * AHCI 1.3 section 3 ("HBA Memory Registers") | |
372 | * Support unaligned 8/16/32 bit reads, and 64 bit aligned reads. | |
373 | * Caller is responsible for masking unwanted higher order bytes. | |
374 | */ | |
375 | static uint64_t ahci_mem_read(void *opaque, hwaddr addr, unsigned size) | |
376 | { | |
377 | hwaddr aligned = addr & ~0x3; | |
378 | int ofst = addr - aligned; | |
379 | uint64_t lo = ahci_mem_read_32(opaque, aligned); | |
380 | uint64_t hi; | |
80274267 | 381 | uint64_t val; |
e9ebb2f7 JS |
382 | |
383 | /* if < 8 byte read does not cross 4 byte boundary */ | |
384 | if (ofst + size <= 4) { | |
80274267 PC |
385 | val = lo >> (ofst * 8); |
386 | } else { | |
387 | g_assert_cmpint(size, >, 1); | |
388 | ||
389 | /* If the 64bit read is unaligned, we will produce undefined | |
390 | * results. AHCI does not support unaligned 64bit reads. */ | |
391 | hi = ahci_mem_read_32(opaque, aligned + 4); | |
392 | val = (hi << 32 | lo) >> (ofst * 8); | |
e9ebb2f7 | 393 | } |
e9ebb2f7 | 394 | |
80274267 PC |
395 | DPRINTF(-1, "addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 ", size=%d\n", |
396 | addr, val, size); | |
397 | return val; | |
e9ebb2f7 JS |
398 | } |
399 | ||
f6ad2e32 | 400 | |
a8170e5e | 401 | static void ahci_mem_write(void *opaque, hwaddr addr, |
67e576c2 | 402 | uint64_t val, unsigned size) |
f6ad2e32 | 403 | { |
67e576c2 | 404 | AHCIState *s = opaque; |
f6ad2e32 | 405 | |
80274267 PC |
406 | DPRINTF(-1, "addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 ", size=%d\n", |
407 | addr, val, size); | |
408 | ||
f6ad2e32 AG |
409 | /* Only aligned reads are allowed on AHCI */ |
410 | if (addr & 3) { | |
411 | fprintf(stderr, "ahci: Mis-aligned write to addr 0x" | |
412 | TARGET_FMT_plx "\n", addr); | |
413 | return; | |
414 | } | |
415 | ||
416 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { | |
3899edf7 | 417 | DPRINTF(-1, "(addr 0x%08X), val 0x%08"PRIX64"\n", (unsigned) addr, val); |
f6ad2e32 AG |
418 | |
419 | switch (addr) { | |
420 | case HOST_CAP: /* R/WO, RO */ | |
421 | /* FIXME handle R/WO */ | |
422 | break; | |
423 | case HOST_CTL: /* R/W */ | |
424 | if (val & HOST_CTL_RESET) { | |
425 | DPRINTF(-1, "HBA Reset\n"); | |
8ab60a07 | 426 | ahci_reset(s); |
f6ad2e32 AG |
427 | } else { |
428 | s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN; | |
429 | ahci_check_irq(s); | |
430 | } | |
431 | break; | |
432 | case HOST_IRQ_STAT: /* R/WC, RO */ | |
433 | s->control_regs.irqstatus &= ~val; | |
434 | ahci_check_irq(s); | |
435 | break; | |
436 | case HOST_PORTS_IMPL: /* R/WO, RO */ | |
437 | /* FIXME handle R/WO */ | |
438 | break; | |
439 | case HOST_VERSION: /* RO */ | |
440 | /* FIXME report write? */ | |
441 | break; | |
442 | default: | |
443 | DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr); | |
444 | } | |
445 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
446 | (addr < (AHCI_PORT_REGS_START_ADDR + |
447 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
448 | ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
449 | addr & AHCI_PORT_ADDR_OFFSET_MASK, val); | |
450 | } | |
451 | ||
452 | } | |
453 | ||
a348f108 | 454 | static const MemoryRegionOps ahci_mem_ops = { |
67e576c2 AK |
455 | .read = ahci_mem_read, |
456 | .write = ahci_mem_write, | |
457 | .endianness = DEVICE_LITTLE_ENDIAN, | |
f6ad2e32 AG |
458 | }; |
459 | ||
a8170e5e | 460 | static uint64_t ahci_idp_read(void *opaque, hwaddr addr, |
465f1ab1 DV |
461 | unsigned size) |
462 | { | |
463 | AHCIState *s = opaque; | |
464 | ||
465 | if (addr == s->idp_offset) { | |
466 | /* index register */ | |
467 | return s->idp_index; | |
468 | } else if (addr == s->idp_offset + 4) { | |
469 | /* data register - do memory read at location selected by index */ | |
470 | return ahci_mem_read(opaque, s->idp_index, size); | |
471 | } else { | |
472 | return 0; | |
473 | } | |
474 | } | |
475 | ||
a8170e5e | 476 | static void ahci_idp_write(void *opaque, hwaddr addr, |
465f1ab1 DV |
477 | uint64_t val, unsigned size) |
478 | { | |
479 | AHCIState *s = opaque; | |
480 | ||
481 | if (addr == s->idp_offset) { | |
482 | /* index register - mask off reserved bits */ | |
483 | s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3); | |
484 | } else if (addr == s->idp_offset + 4) { | |
485 | /* data register - do memory write at location selected by index */ | |
486 | ahci_mem_write(opaque, s->idp_index, val, size); | |
487 | } | |
488 | } | |
489 | ||
a348f108 | 490 | static const MemoryRegionOps ahci_idp_ops = { |
465f1ab1 DV |
491 | .read = ahci_idp_read, |
492 | .write = ahci_idp_write, | |
493 | .endianness = DEVICE_LITTLE_ENDIAN, | |
494 | }; | |
495 | ||
496 | ||
f6ad2e32 AG |
497 | static void ahci_reg_init(AHCIState *s) |
498 | { | |
499 | int i; | |
500 | ||
2c4b9d0e | 501 | s->control_regs.cap = (s->ports - 1) | |
f6ad2e32 AG |
502 | (AHCI_NUM_COMMAND_SLOTS << 8) | |
503 | (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) | | |
504 | HOST_CAP_NCQ | HOST_CAP_AHCI; | |
505 | ||
2c4b9d0e | 506 | s->control_regs.impl = (1 << s->ports) - 1; |
f6ad2e32 AG |
507 | |
508 | s->control_regs.version = AHCI_VERSION_1_0; | |
509 | ||
2c4b9d0e | 510 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
511 | s->dev[i].port_state = STATE_RUN; |
512 | } | |
513 | } | |
514 | ||
f6ad2e32 AG |
515 | static void check_cmd(AHCIState *s, int port) |
516 | { | |
517 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
9364384d | 518 | uint8_t slot; |
f6ad2e32 AG |
519 | |
520 | if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) { | |
521 | for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) { | |
ee25595f | 522 | if ((pr->cmd_issue & (1U << slot)) && |
f6ad2e32 | 523 | !handle_cmd(s, port, slot)) { |
ee25595f | 524 | pr->cmd_issue &= ~(1U << slot); |
f6ad2e32 AG |
525 | } |
526 | } | |
527 | } | |
528 | } | |
529 | ||
530 | static void ahci_check_cmd_bh(void *opaque) | |
531 | { | |
532 | AHCIDevice *ad = opaque; | |
533 | ||
534 | qemu_bh_delete(ad->check_bh); | |
535 | ad->check_bh = NULL; | |
536 | ||
537 | if ((ad->busy_slot != -1) && | |
538 | !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) { | |
539 | /* no longer busy */ | |
540 | ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot); | |
541 | ad->busy_slot = -1; | |
542 | } | |
543 | ||
544 | check_cmd(ad->hba, ad->port_no); | |
545 | } | |
546 | ||
87e62065 AG |
547 | static void ahci_init_d2h(AHCIDevice *ad) |
548 | { | |
87e62065 | 549 | IDEState *ide_state = &ad->port.ifs[0]; |
33a983cb | 550 | AHCIPortRegs *pr = &ad->port_regs; |
87e62065 | 551 | |
e47f9eb1 JS |
552 | if (ad->init_d2h_sent) { |
553 | return; | |
554 | } | |
87e62065 | 555 | |
e47f9eb1 JS |
556 | if (ahci_write_fis_d2h(ad)) { |
557 | ad->init_d2h_sent = true; | |
558 | /* We're emulating receiving the first Reg H2D Fis from the device; | |
559 | * Update the SIG register, but otherwise proceed as normal. */ | |
40fe17be | 560 | pr->sig = ((uint32_t)ide_state->hcyl << 24) | |
e47f9eb1 JS |
561 | (ide_state->lcyl << 16) | |
562 | (ide_state->sector << 8) | | |
563 | (ide_state->nsector & 0xFF); | |
564 | } | |
87e62065 AG |
565 | } |
566 | ||
33a983cb JS |
567 | static void ahci_set_signature(AHCIDevice *ad, uint32_t sig) |
568 | { | |
569 | IDEState *s = &ad->port.ifs[0]; | |
570 | s->hcyl = sig >> 24 & 0xFF; | |
571 | s->lcyl = sig >> 16 & 0xFF; | |
572 | s->sector = sig >> 8 & 0xFF; | |
573 | s->nsector = sig & 0xFF; | |
574 | ||
575 | DPRINTF(ad->port_no, "set hcyl:lcyl:sect:nsect = 0x%08x\n", sig); | |
576 | } | |
577 | ||
f6ad2e32 AG |
578 | static void ahci_reset_port(AHCIState *s, int port) |
579 | { | |
580 | AHCIDevice *d = &s->dev[port]; | |
581 | AHCIPortRegs *pr = &d->port_regs; | |
582 | IDEState *ide_state = &d->port.ifs[0]; | |
f6ad2e32 AG |
583 | int i; |
584 | ||
585 | DPRINTF(port, "reset port\n"); | |
586 | ||
587 | ide_bus_reset(&d->port); | |
588 | ide_state->ncq_queues = AHCI_MAX_CMDS; | |
589 | ||
f6ad2e32 | 590 | pr->scr_stat = 0; |
f6ad2e32 AG |
591 | pr->scr_err = 0; |
592 | pr->scr_act = 0; | |
fac7aa7f JS |
593 | pr->tfdata = 0x7F; |
594 | pr->sig = 0xFFFFFFFF; | |
f6ad2e32 | 595 | d->busy_slot = -1; |
4ac557c8 | 596 | d->init_d2h_sent = false; |
f6ad2e32 AG |
597 | |
598 | ide_state = &s->dev[port].port.ifs[0]; | |
4be74634 | 599 | if (!ide_state->blk) { |
f6ad2e32 AG |
600 | return; |
601 | } | |
602 | ||
603 | /* reset ncq queue */ | |
604 | for (i = 0; i < AHCI_MAX_CMDS; i++) { | |
605 | NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i]; | |
7c03a691 | 606 | ncq_tfs->halt = false; |
f6ad2e32 AG |
607 | if (!ncq_tfs->used) { |
608 | continue; | |
609 | } | |
610 | ||
611 | if (ncq_tfs->aiocb) { | |
4be74634 | 612 | blk_aio_cancel(ncq_tfs->aiocb); |
f6ad2e32 AG |
613 | ncq_tfs->aiocb = NULL; |
614 | } | |
615 | ||
4be74634 | 616 | /* Maybe we just finished the request thanks to blk_aio_cancel() */ |
c9b308d2 AG |
617 | if (!ncq_tfs->used) { |
618 | continue; | |
619 | } | |
620 | ||
f6ad2e32 AG |
621 | qemu_sglist_destroy(&ncq_tfs->sglist); |
622 | ncq_tfs->used = 0; | |
623 | } | |
624 | ||
f6ad2e32 | 625 | s->dev[port].port_state = STATE_RUN; |
f91a0aa3 | 626 | if (ide_state->drive_kind == IDE_CD) { |
33a983cb | 627 | ahci_set_signature(d, SATA_SIGNATURE_CDROM);\ |
f6ad2e32 AG |
628 | ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT; |
629 | } else { | |
33a983cb | 630 | ahci_set_signature(d, SATA_SIGNATURE_DISK); |
f6ad2e32 AG |
631 | ide_state->status = SEEK_STAT | WRERR_STAT; |
632 | } | |
633 | ||
634 | ide_state->error = 1; | |
87e62065 | 635 | ahci_init_d2h(d); |
f6ad2e32 AG |
636 | } |
637 | ||
638 | static void debug_print_fis(uint8_t *fis, int cmd_len) | |
639 | { | |
192cf55c | 640 | #if DEBUG_AHCI |
f6ad2e32 AG |
641 | int i; |
642 | ||
643 | fprintf(stderr, "fis:"); | |
644 | for (i = 0; i < cmd_len; i++) { | |
645 | if ((i & 0xf) == 0) { | |
646 | fprintf(stderr, "\n%02x:",i); | |
647 | } | |
648 | fprintf(stderr, "%02x ",fis[i]); | |
649 | } | |
650 | fprintf(stderr, "\n"); | |
651 | #endif | |
652 | } | |
653 | ||
a13ab5a3 JS |
654 | static bool ahci_map_fis_address(AHCIDevice *ad) |
655 | { | |
656 | AHCIPortRegs *pr = &ad->port_regs; | |
657 | map_page(ad->hba->as, &ad->res_fis, | |
658 | ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256); | |
659 | return ad->res_fis != NULL; | |
660 | } | |
661 | ||
fc3d8e11 JS |
662 | static void ahci_unmap_fis_address(AHCIDevice *ad) |
663 | { | |
664 | dma_memory_unmap(ad->hba->as, ad->res_fis, 256, | |
665 | DMA_DIRECTION_FROM_DEVICE, 256); | |
666 | ad->res_fis = NULL; | |
667 | } | |
668 | ||
a13ab5a3 JS |
669 | static bool ahci_map_clb_address(AHCIDevice *ad) |
670 | { | |
671 | AHCIPortRegs *pr = &ad->port_regs; | |
672 | ad->cur_cmd = NULL; | |
673 | map_page(ad->hba->as, &ad->lst, | |
674 | ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024); | |
675 | return ad->lst != NULL; | |
676 | } | |
677 | ||
fc3d8e11 JS |
678 | static void ahci_unmap_clb_address(AHCIDevice *ad) |
679 | { | |
680 | dma_memory_unmap(ad->hba->as, ad->lst, 1024, | |
681 | DMA_DIRECTION_FROM_DEVICE, 1024); | |
682 | ad->lst = NULL; | |
683 | } | |
684 | ||
7c649ac5 | 685 | static void ahci_write_fis_sdb(AHCIState *s, NCQTransferState *ncq_tfs) |
f6ad2e32 | 686 | { |
7c649ac5 | 687 | AHCIDevice *ad = ncq_tfs->drive; |
fac7aa7f | 688 | AHCIPortRegs *pr = &ad->port_regs; |
f6ad2e32 | 689 | IDEState *ide_state; |
54a7f8f3 | 690 | SDBFIS *sdb_fis; |
f6ad2e32 | 691 | |
7c649ac5 | 692 | if (!ad->res_fis || |
f6ad2e32 AG |
693 | !(pr->cmd & PORT_CMD_FIS_RX)) { |
694 | return; | |
695 | } | |
696 | ||
54a7f8f3 | 697 | sdb_fis = (SDBFIS *)&ad->res_fis[RES_FIS_SDBFIS]; |
fac7aa7f | 698 | ide_state = &ad->port.ifs[0]; |
f6ad2e32 | 699 | |
17fcb74a | 700 | sdb_fis->type = SATA_FIS_TYPE_SDB; |
54a7f8f3 | 701 | /* Interrupt pending & Notification bit */ |
7c649ac5 | 702 | sdb_fis->flags = 0x40; /* Interrupt bit, always 1 for NCQ */ |
54a7f8f3 JS |
703 | sdb_fis->status = ide_state->status & 0x77; |
704 | sdb_fis->error = ide_state->error; | |
705 | /* update SAct field in SDB_FIS */ | |
54a7f8f3 | 706 | sdb_fis->payload = cpu_to_le32(ad->finished); |
f6ad2e32 | 707 | |
fac7aa7f JS |
708 | /* Update shadow registers (except BSY 0x80 and DRQ 0x08) */ |
709 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
710 | (ad->port.ifs[0].status & 0x77) | | |
711 | (pr->tfdata & 0x88); | |
7c649ac5 JS |
712 | pr->scr_act &= ~ad->finished; |
713 | ad->finished = 0; | |
fac7aa7f | 714 | |
7c649ac5 JS |
715 | /* Trigger IRQ if interrupt bit is set (which currently, it always is) */ |
716 | if (sdb_fis->flags & 0x40) { | |
717 | ahci_trigger_irq(s, ad, PORT_IRQ_SDB_FIS); | |
718 | } | |
f6ad2e32 AG |
719 | } |
720 | ||
08841520 PB |
721 | static void ahci_write_fis_pio(AHCIDevice *ad, uint16_t len) |
722 | { | |
723 | AHCIPortRegs *pr = &ad->port_regs; | |
dd628221 | 724 | uint8_t *pio_fis; |
7b8bad1b | 725 | IDEState *s = &ad->port.ifs[0]; |
08841520 PB |
726 | |
727 | if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) { | |
728 | return; | |
729 | } | |
730 | ||
08841520 PB |
731 | pio_fis = &ad->res_fis[RES_FIS_PSFIS]; |
732 | ||
17fcb74a | 733 | pio_fis[0] = SATA_FIS_TYPE_PIO_SETUP; |
08841520 | 734 | pio_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); |
7b8bad1b JS |
735 | pio_fis[2] = s->status; |
736 | pio_fis[3] = s->error; | |
737 | ||
738 | pio_fis[4] = s->sector; | |
739 | pio_fis[5] = s->lcyl; | |
740 | pio_fis[6] = s->hcyl; | |
741 | pio_fis[7] = s->select; | |
742 | pio_fis[8] = s->hob_sector; | |
743 | pio_fis[9] = s->hob_lcyl; | |
744 | pio_fis[10] = s->hob_hcyl; | |
745 | pio_fis[11] = 0; | |
dd628221 JS |
746 | pio_fis[12] = s->nsector & 0xFF; |
747 | pio_fis[13] = (s->nsector >> 8) & 0xFF; | |
08841520 | 748 | pio_fis[14] = 0; |
7b8bad1b | 749 | pio_fis[15] = s->status; |
08841520 PB |
750 | pio_fis[16] = len & 255; |
751 | pio_fis[17] = len >> 8; | |
752 | pio_fis[18] = 0; | |
753 | pio_fis[19] = 0; | |
754 | ||
fac7aa7f JS |
755 | /* Update shadow registers: */ |
756 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
757 | ad->port.ifs[0].status; | |
758 | ||
08841520 PB |
759 | if (pio_fis[2] & ERR_STAT) { |
760 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR); | |
761 | } | |
762 | ||
763 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_PIOS_FIS); | |
08841520 PB |
764 | } |
765 | ||
e47f9eb1 | 766 | static bool ahci_write_fis_d2h(AHCIDevice *ad) |
f6ad2e32 AG |
767 | { |
768 | AHCIPortRegs *pr = &ad->port_regs; | |
769 | uint8_t *d2h_fis; | |
770 | int i; | |
7b8bad1b | 771 | IDEState *s = &ad->port.ifs[0]; |
f6ad2e32 AG |
772 | |
773 | if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) { | |
e47f9eb1 | 774 | return false; |
f6ad2e32 AG |
775 | } |
776 | ||
f6ad2e32 AG |
777 | d2h_fis = &ad->res_fis[RES_FIS_RFIS]; |
778 | ||
17fcb74a | 779 | d2h_fis[0] = SATA_FIS_TYPE_REGISTER_D2H; |
f6ad2e32 | 780 | d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); |
7b8bad1b JS |
781 | d2h_fis[2] = s->status; |
782 | d2h_fis[3] = s->error; | |
783 | ||
784 | d2h_fis[4] = s->sector; | |
785 | d2h_fis[5] = s->lcyl; | |
786 | d2h_fis[6] = s->hcyl; | |
787 | d2h_fis[7] = s->select; | |
788 | d2h_fis[8] = s->hob_sector; | |
789 | d2h_fis[9] = s->hob_lcyl; | |
790 | d2h_fis[10] = s->hob_hcyl; | |
791 | d2h_fis[11] = 0; | |
dd628221 JS |
792 | d2h_fis[12] = s->nsector & 0xFF; |
793 | d2h_fis[13] = (s->nsector >> 8) & 0xFF; | |
4bb9c939 | 794 | for (i = 14; i < 20; i++) { |
f6ad2e32 AG |
795 | d2h_fis[i] = 0; |
796 | } | |
797 | ||
fac7aa7f JS |
798 | /* Update shadow registers: */ |
799 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
800 | ad->port.ifs[0].status; | |
801 | ||
f6ad2e32 | 802 | if (d2h_fis[2] & ERR_STAT) { |
1f88f773 | 803 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR); |
f6ad2e32 AG |
804 | } |
805 | ||
806 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS); | |
e47f9eb1 | 807 | return true; |
f6ad2e32 AG |
808 | } |
809 | ||
d02f8adc RJ |
810 | static int prdt_tbl_entry_size(const AHCI_SG *tbl) |
811 | { | |
a718978e | 812 | /* flags_size is zero-based */ |
d02f8adc RJ |
813 | return (le32_to_cpu(tbl->flags_size) & AHCI_PRDT_SIZE_MASK) + 1; |
814 | } | |
815 | ||
9fbf0fa8 JS |
816 | /** |
817 | * Fetch entries in a guest-provided PRDT and convert it into a QEMU SGlist. | |
818 | * @ad: The AHCIDevice for whom we are building the SGList. | |
819 | * @sglist: The SGList target to add PRD entries to. | |
820 | * @cmd: The AHCI Command Header that describes where the PRDT is. | |
821 | * @limit: The remaining size of the S/ATA transaction, in bytes. | |
822 | * @offset: The number of bytes already transferred, in bytes. | |
823 | * | |
824 | * The AHCI PRDT can describe up to 256GiB. S/ATA only support transactions of | |
825 | * up to 32MiB as of ATA8-ACS3 rev 1b, assuming a 512 byte sector size. We stop | |
826 | * building the sglist from the PRDT as soon as we hit @limit bytes, | |
827 | * which is <= INT32_MAX/2GiB. | |
828 | */ | |
3251bdcf | 829 | static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist, |
9fbf0fa8 | 830 | AHCICmdHdr *cmd, int64_t limit, uint64_t offset) |
f6ad2e32 | 831 | { |
d56f4d69 JS |
832 | uint16_t opts = le16_to_cpu(cmd->opts); |
833 | uint16_t prdtl = le16_to_cpu(cmd->prdtl); | |
834 | uint64_t cfis_addr = le64_to_cpu(cmd->tbl_addr); | |
835 | uint64_t prdt_addr = cfis_addr + 0x80; | |
836 | dma_addr_t prdt_len = (prdtl * sizeof(AHCI_SG)); | |
10ca2943 | 837 | dma_addr_t real_prdt_len = prdt_len; |
f6ad2e32 AG |
838 | uint8_t *prdt; |
839 | int i; | |
840 | int r = 0; | |
3251bdcf | 841 | uint64_t sum = 0; |
61f52e06 | 842 | int off_idx = -1; |
3251bdcf | 843 | int64_t off_pos = -1; |
61f52e06 | 844 | int tbl_entry_size; |
f487b677 PB |
845 | IDEBus *bus = &ad->port; |
846 | BusState *qbus = BUS(bus); | |
f6ad2e32 | 847 | |
d56f4d69 | 848 | if (!prdtl) { |
f6ad2e32 AG |
849 | DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts); |
850 | return -1; | |
851 | } | |
852 | ||
853 | /* map PRDT */ | |
df32fd1c | 854 | if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len, |
10ca2943 | 855 | DMA_DIRECTION_TO_DEVICE))){ |
f6ad2e32 AG |
856 | DPRINTF(ad->port_no, "map failed\n"); |
857 | return -1; | |
858 | } | |
859 | ||
860 | if (prdt_len < real_prdt_len) { | |
861 | DPRINTF(ad->port_no, "mapped less than expected\n"); | |
862 | r = -1; | |
863 | goto out; | |
864 | } | |
865 | ||
866 | /* Get entries in the PRDT, init a qemu sglist accordingly */ | |
d56f4d69 | 867 | if (prdtl > 0) { |
f6ad2e32 | 868 | AHCI_SG *tbl = (AHCI_SG *)prdt; |
61f52e06 | 869 | sum = 0; |
d56f4d69 | 870 | for (i = 0; i < prdtl; i++) { |
d02f8adc | 871 | tbl_entry_size = prdt_tbl_entry_size(&tbl[i]); |
a718978e | 872 | if (offset < (sum + tbl_entry_size)) { |
61f52e06 JB |
873 | off_idx = i; |
874 | off_pos = offset - sum; | |
875 | break; | |
876 | } | |
877 | sum += tbl_entry_size; | |
878 | } | |
879 | if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) { | |
880 | DPRINTF(ad->port_no, "%s: Incorrect offset! " | |
3251bdcf | 881 | "off_idx: %d, off_pos: %"PRId64"\n", |
61f52e06 JB |
882 | __func__, off_idx, off_pos); |
883 | r = -1; | |
884 | goto out; | |
885 | } | |
886 | ||
d56f4d69 | 887 | qemu_sglist_init(sglist, qbus->parent, (prdtl - off_idx), |
f487b677 | 888 | ad->hba->as); |
ac381236 | 889 | qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr) + off_pos, |
a718978e JS |
890 | MIN(prdt_tbl_entry_size(&tbl[off_idx]) - off_pos, |
891 | limit)); | |
61f52e06 | 892 | |
a718978e | 893 | for (i = off_idx + 1; i < prdtl && sglist->size < limit; i++) { |
f6ad2e32 | 894 | qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr), |
a718978e JS |
895 | MIN(prdt_tbl_entry_size(&tbl[i]), |
896 | limit - sglist->size)); | |
f6ad2e32 AG |
897 | } |
898 | } | |
899 | ||
900 | out: | |
df32fd1c | 901 | dma_memory_unmap(ad->hba->as, prdt, prdt_len, |
10ca2943 | 902 | DMA_DIRECTION_TO_DEVICE, prdt_len); |
f6ad2e32 AG |
903 | return r; |
904 | } | |
905 | ||
a55c8231 JS |
906 | static void ncq_err(NCQTransferState *ncq_tfs) |
907 | { | |
908 | IDEState *ide_state = &ncq_tfs->drive->port.ifs[0]; | |
909 | ||
910 | ide_state->error = ABRT_ERR; | |
911 | ide_state->status = READY_STAT | ERR_STAT; | |
912 | ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag); | |
913 | } | |
914 | ||
54f32237 JS |
915 | static void ncq_finish(NCQTransferState *ncq_tfs) |
916 | { | |
7c649ac5 JS |
917 | /* If we didn't error out, set our finished bit. Errored commands |
918 | * do not get a bit set for the SDB FIS ACT register, nor do they | |
919 | * clear the outstanding bit in scr_act (PxSACT). */ | |
920 | if (!(ncq_tfs->drive->port_regs.scr_err & (1 << ncq_tfs->tag))) { | |
921 | ncq_tfs->drive->finished |= (1 << ncq_tfs->tag); | |
922 | } | |
54f32237 | 923 | |
7c649ac5 | 924 | ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs); |
54f32237 JS |
925 | |
926 | DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n", | |
927 | ncq_tfs->tag); | |
928 | ||
929 | block_acct_done(blk_get_stats(ncq_tfs->drive->port.ifs[0].blk), | |
930 | &ncq_tfs->acct); | |
931 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
932 | ncq_tfs->used = 0; | |
933 | } | |
934 | ||
f6ad2e32 AG |
935 | static void ncq_cb(void *opaque, int ret) |
936 | { | |
937 | NCQTransferState *ncq_tfs = (NCQTransferState *)opaque; | |
938 | IDEState *ide_state = &ncq_tfs->drive->port.ifs[0]; | |
939 | ||
0d910cfe FZ |
940 | if (ret == -ECANCELED) { |
941 | return; | |
942 | } | |
f6ad2e32 AG |
943 | |
944 | if (ret < 0) { | |
7c03a691 JS |
945 | bool is_read = ncq_tfs->cmd == READ_FPDMA_QUEUED; |
946 | BlockErrorAction action = blk_get_error_action(ide_state->blk, | |
947 | is_read, -ret); | |
948 | if (action == BLOCK_ERROR_ACTION_STOP) { | |
949 | ncq_tfs->halt = true; | |
950 | ide_state->bus->error_status = IDE_RETRY_HBA; | |
951 | } else if (action == BLOCK_ERROR_ACTION_REPORT) { | |
952 | ncq_err(ncq_tfs); | |
953 | } | |
954 | blk_error_action(ide_state->blk, action, is_read, -ret); | |
f6ad2e32 AG |
955 | } else { |
956 | ide_state->status = READY_STAT | SEEK_STAT; | |
957 | } | |
958 | ||
7c03a691 JS |
959 | if (!ncq_tfs->halt) { |
960 | ncq_finish(ncq_tfs); | |
961 | } | |
f6ad2e32 AG |
962 | } |
963 | ||
72a065db JS |
964 | static int is_ncq(uint8_t ata_cmd) |
965 | { | |
966 | /* Based on SATA 3.2 section 13.6.3.2 */ | |
967 | switch (ata_cmd) { | |
968 | case READ_FPDMA_QUEUED: | |
969 | case WRITE_FPDMA_QUEUED: | |
970 | case NCQ_NON_DATA: | |
971 | case RECEIVE_FPDMA_QUEUED: | |
972 | case SEND_FPDMA_QUEUED: | |
973 | return 1; | |
974 | default: | |
975 | return 0; | |
976 | } | |
977 | } | |
978 | ||
631ddc22 JS |
979 | static void execute_ncq_command(NCQTransferState *ncq_tfs) |
980 | { | |
981 | AHCIDevice *ad = ncq_tfs->drive; | |
982 | IDEState *ide_state = &ad->port.ifs[0]; | |
983 | int port = ad->port_no; | |
7c03a691 | 984 | |
631ddc22 | 985 | g_assert(is_ncq(ncq_tfs->cmd)); |
7c03a691 | 986 | ncq_tfs->halt = false; |
631ddc22 JS |
987 | |
988 | switch (ncq_tfs->cmd) { | |
989 | case READ_FPDMA_QUEUED: | |
990 | DPRINTF(port, "NCQ reading %d sectors from LBA %"PRId64", tag %d\n", | |
991 | ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag); | |
992 | ||
993 | DPRINTF(port, "tag %d aio read %"PRId64"\n", | |
994 | ncq_tfs->tag, ncq_tfs->lba); | |
995 | ||
996 | dma_acct_start(ide_state->blk, &ncq_tfs->acct, | |
997 | &ncq_tfs->sglist, BLOCK_ACCT_READ); | |
998 | ncq_tfs->aiocb = dma_blk_read(ide_state->blk, &ncq_tfs->sglist, | |
999 | ncq_tfs->lba, ncq_cb, ncq_tfs); | |
1000 | break; | |
1001 | case WRITE_FPDMA_QUEUED: | |
1002 | DPRINTF(port, "NCQ writing %d sectors to LBA %"PRId64", tag %d\n", | |
1003 | ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag); | |
1004 | ||
1005 | DPRINTF(port, "tag %d aio write %"PRId64"\n", | |
1006 | ncq_tfs->tag, ncq_tfs->lba); | |
1007 | ||
1008 | dma_acct_start(ide_state->blk, &ncq_tfs->acct, | |
1009 | &ncq_tfs->sglist, BLOCK_ACCT_WRITE); | |
1010 | ncq_tfs->aiocb = dma_blk_write(ide_state->blk, &ncq_tfs->sglist, | |
1011 | ncq_tfs->lba, ncq_cb, ncq_tfs); | |
1012 | break; | |
1013 | default: | |
1014 | DPRINTF(port, "error: unsupported NCQ command (0x%02x) received\n", | |
1015 | ncq_tfs->cmd); | |
1016 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
1017 | ncq_err(ncq_tfs); | |
1018 | } | |
1019 | } | |
1020 | ||
1021 | ||
f6ad2e32 | 1022 | static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis, |
9364384d | 1023 | uint8_t slot) |
f6ad2e32 | 1024 | { |
b6fe41fa JS |
1025 | AHCIDevice *ad = &s->dev[port]; |
1026 | IDEState *ide_state = &ad->port.ifs[0]; | |
f6ad2e32 AG |
1027 | NCQFrame *ncq_fis = (NCQFrame*)cmd_fis; |
1028 | uint8_t tag = ncq_fis->tag >> 3; | |
b6fe41fa | 1029 | NCQTransferState *ncq_tfs = &ad->ncq_tfs[tag]; |
3bcbe4aa | 1030 | size_t size; |
f6ad2e32 | 1031 | |
922f893e | 1032 | g_assert(is_ncq(ncq_fis->command)); |
f6ad2e32 AG |
1033 | if (ncq_tfs->used) { |
1034 | /* error - already in use */ | |
1035 | fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag); | |
1036 | return; | |
1037 | } | |
1038 | ||
1039 | ncq_tfs->used = 1; | |
b6fe41fa | 1040 | ncq_tfs->drive = ad; |
f6ad2e32 | 1041 | ncq_tfs->slot = slot; |
c82bd3c8 | 1042 | ncq_tfs->cmdh = &((AHCICmdHdr *)ad->lst)[slot]; |
4614619e | 1043 | ncq_tfs->cmd = ncq_fis->command; |
f6ad2e32 AG |
1044 | ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) | |
1045 | ((uint64_t)ncq_fis->lba4 << 32) | | |
1046 | ((uint64_t)ncq_fis->lba3 << 24) | | |
1047 | ((uint64_t)ncq_fis->lba2 << 16) | | |
1048 | ((uint64_t)ncq_fis->lba1 << 8) | | |
1049 | (uint64_t)ncq_fis->lba0; | |
3bcbe4aa | 1050 | ncq_tfs->tag = tag; |
f6ad2e32 | 1051 | |
5d5f8921 JS |
1052 | /* Sanity-check the NCQ packet */ |
1053 | if (tag != slot) { | |
1054 | DPRINTF(port, "Warn: NCQ slot (%d) did not match the given tag (%d)\n", | |
1055 | slot, tag); | |
1056 | } | |
1057 | ||
1058 | if (ncq_fis->aux0 || ncq_fis->aux1 || ncq_fis->aux2 || ncq_fis->aux3) { | |
1059 | DPRINTF(port, "Warn: Attempt to use NCQ auxiliary fields.\n"); | |
1060 | } | |
1061 | if (ncq_fis->prio || ncq_fis->icc) { | |
1062 | DPRINTF(port, "Warn: Unsupported attempt to use PRIO/ICC fields\n"); | |
1063 | } | |
1064 | if (ncq_fis->fua & NCQ_FIS_FUA_MASK) { | |
1065 | DPRINTF(port, "Warn: Unsupported attempt to use Force Unit Access\n"); | |
1066 | } | |
1067 | if (ncq_fis->tag & NCQ_FIS_RARC_MASK) { | |
1068 | DPRINTF(port, "Warn: Unsupported attempt to use Rebuild Assist\n"); | |
1069 | } | |
1070 | ||
e08a9835 JS |
1071 | ncq_tfs->sector_count = ((ncq_fis->sector_count_high << 8) | |
1072 | ncq_fis->sector_count_low); | |
1073 | if (!ncq_tfs->sector_count) { | |
1074 | ncq_tfs->sector_count = 0x10000; | |
1075 | } | |
3bcbe4aa | 1076 | size = ncq_tfs->sector_count * 512; |
c82bd3c8 | 1077 | ahci_populate_sglist(ad, &ncq_tfs->sglist, ncq_tfs->cmdh, size, 0); |
3bcbe4aa JS |
1078 | |
1079 | if (ncq_tfs->sglist.size < size) { | |
1080 | error_report("ahci: PRDT length for NCQ command (0x%zx) " | |
1081 | "is smaller than the requested size (0x%zx)", | |
1082 | ncq_tfs->sglist.size, size); | |
1083 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
1084 | ncq_err(ncq_tfs); | |
1085 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_OVERFLOW); | |
1086 | return; | |
5d5f8921 JS |
1087 | } else if (ncq_tfs->sglist.size != size) { |
1088 | DPRINTF(port, "Warn: PRDTL (0x%zx)" | |
1089 | " does not match requested size (0x%zx)", | |
1090 | ncq_tfs->sglist.size, size); | |
3bcbe4aa | 1091 | } |
f6ad2e32 | 1092 | |
3899edf7 MF |
1093 | DPRINTF(port, "NCQ transfer LBA from %"PRId64" to %"PRId64", " |
1094 | "drive max %"PRId64"\n", | |
0437d32a | 1095 | ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 1, |
b6fe41fa | 1096 | ide_state->nb_sectors - 1); |
f6ad2e32 | 1097 | |
631ddc22 | 1098 | execute_ncq_command(ncq_tfs); |
f6ad2e32 AG |
1099 | } |
1100 | ||
ee364416 JS |
1101 | static AHCICmdHdr *get_cmd_header(AHCIState *s, uint8_t port, uint8_t slot) |
1102 | { | |
1103 | if (port >= s->ports || slot >= AHCI_MAX_CMDS) { | |
1104 | return NULL; | |
1105 | } | |
1106 | ||
1107 | return s->dev[port].lst ? &((AHCICmdHdr *)s->dev[port].lst)[slot] : NULL; | |
1108 | } | |
1109 | ||
107f0d46 | 1110 | static void handle_reg_h2d_fis(AHCIState *s, int port, |
9364384d | 1111 | uint8_t slot, uint8_t *cmd_fis) |
107f0d46 JS |
1112 | { |
1113 | IDEState *ide_state = &s->dev[port].port.ifs[0]; | |
ee364416 | 1114 | AHCICmdHdr *cmd = get_cmd_header(s, port, slot); |
d56f4d69 | 1115 | uint16_t opts = le16_to_cpu(cmd->opts); |
107f0d46 JS |
1116 | |
1117 | if (cmd_fis[1] & 0x0F) { | |
1118 | DPRINTF(port, "Port Multiplier not supported." | |
1119 | " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n", | |
1120 | cmd_fis[0], cmd_fis[1], cmd_fis[2]); | |
1121 | return; | |
1122 | } | |
1123 | ||
1124 | if (cmd_fis[1] & 0x70) { | |
1125 | DPRINTF(port, "Reserved flags set in H2D Register FIS." | |
1126 | " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n", | |
1127 | cmd_fis[0], cmd_fis[1], cmd_fis[2]); | |
1128 | return; | |
1129 | } | |
1130 | ||
1131 | if (!(cmd_fis[1] & SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER)) { | |
1132 | switch (s->dev[port].port_state) { | |
1133 | case STATE_RUN: | |
1134 | if (cmd_fis[15] & ATA_SRST) { | |
1135 | s->dev[port].port_state = STATE_RESET; | |
1136 | } | |
1137 | break; | |
1138 | case STATE_RESET: | |
1139 | if (!(cmd_fis[15] & ATA_SRST)) { | |
1140 | ahci_reset_port(s, port); | |
1141 | } | |
1142 | break; | |
1143 | } | |
1144 | return; | |
1145 | } | |
1146 | ||
1147 | /* Check for NCQ command */ | |
1148 | if (is_ncq(cmd_fis[2])) { | |
1149 | process_ncq_command(s, port, cmd_fis, slot); | |
1150 | return; | |
1151 | } | |
1152 | ||
1153 | /* Decompose the FIS: | |
1154 | * AHCI does not interpret FIS packets, it only forwards them. | |
1155 | * SATA 1.0 describes how to decode LBA28 and CHS FIS packets. | |
1156 | * Later specifications, e.g, SATA 3.2, describe LBA48 FIS packets. | |
1157 | * | |
1158 | * ATA4 describes sector number for LBA28/CHS commands. | |
1159 | * ATA6 describes sector number for LBA48 commands. | |
1160 | * ATA8 deprecates CHS fully, describing only LBA28/48. | |
1161 | * | |
1162 | * We dutifully convert the FIS into IDE registers, and allow the | |
1163 | * core layer to interpret them as needed. */ | |
1164 | ide_state->feature = cmd_fis[3]; | |
1165 | ide_state->sector = cmd_fis[4]; /* LBA 7:0 */ | |
1166 | ide_state->lcyl = cmd_fis[5]; /* LBA 15:8 */ | |
1167 | ide_state->hcyl = cmd_fis[6]; /* LBA 23:16 */ | |
1168 | ide_state->select = cmd_fis[7]; /* LBA 27:24 (LBA28) */ | |
1169 | ide_state->hob_sector = cmd_fis[8]; /* LBA 31:24 */ | |
1170 | ide_state->hob_lcyl = cmd_fis[9]; /* LBA 39:32 */ | |
1171 | ide_state->hob_hcyl = cmd_fis[10]; /* LBA 47:40 */ | |
1172 | ide_state->hob_feature = cmd_fis[11]; | |
1173 | ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]); | |
1174 | /* 14, 16, 17, 18, 19: Reserved (SATA 1.0) */ | |
1175 | /* 15: Only valid when UPDATE_COMMAND not set. */ | |
1176 | ||
1177 | /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command | |
1178 | * table to ide_state->io_buffer */ | |
1179 | if (opts & AHCI_CMD_ATAPI) { | |
1180 | memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10); | |
1181 | debug_print_fis(ide_state->io_buffer, 0x10); | |
1182 | s->dev[port].done_atapi_packet = false; | |
1183 | /* XXX send PIO setup FIS */ | |
1184 | } | |
1185 | ||
1186 | ide_state->error = 0; | |
1187 | ||
1188 | /* Reset transferred byte counter */ | |
1189 | cmd->status = 0; | |
1190 | ||
1191 | /* We're ready to process the command in FIS byte 2. */ | |
1192 | ide_exec_cmd(&s->dev[port].port, cmd_fis[2]); | |
1193 | } | |
1194 | ||
9364384d | 1195 | static int handle_cmd(AHCIState *s, int port, uint8_t slot) |
f6ad2e32 AG |
1196 | { |
1197 | IDEState *ide_state; | |
f6ad2e32 AG |
1198 | uint64_t tbl_addr; |
1199 | AHCICmdHdr *cmd; | |
1200 | uint8_t *cmd_fis; | |
10ca2943 | 1201 | dma_addr_t cmd_len; |
f6ad2e32 AG |
1202 | |
1203 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
1204 | /* Engine currently busy, try again later */ | |
1205 | DPRINTF(port, "engine busy\n"); | |
1206 | return -1; | |
1207 | } | |
1208 | ||
f6ad2e32 AG |
1209 | if (!s->dev[port].lst) { |
1210 | DPRINTF(port, "error: lst not given but cmd handled"); | |
1211 | return -1; | |
1212 | } | |
ee364416 | 1213 | cmd = get_cmd_header(s, port, slot); |
f6ad2e32 AG |
1214 | /* remember current slot handle for later */ |
1215 | s->dev[port].cur_cmd = cmd; | |
1216 | ||
36ab3c34 JS |
1217 | /* The device we are working for */ |
1218 | ide_state = &s->dev[port].port.ifs[0]; | |
1219 | if (!ide_state->blk) { | |
1220 | DPRINTF(port, "error: guest accessed unused port"); | |
1221 | return -1; | |
1222 | } | |
1223 | ||
f6ad2e32 | 1224 | tbl_addr = le64_to_cpu(cmd->tbl_addr); |
f6ad2e32 | 1225 | cmd_len = 0x80; |
df32fd1c | 1226 | cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len, |
10ca2943 | 1227 | DMA_DIRECTION_FROM_DEVICE); |
f6ad2e32 AG |
1228 | if (!cmd_fis) { |
1229 | DPRINTF(port, "error: guest passed us an invalid cmd fis\n"); | |
1230 | return -1; | |
36ab3c34 JS |
1231 | } else if (cmd_len != 0x80) { |
1232 | ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_HBUS_ERR); | |
1233 | DPRINTF(port, "error: dma_memory_map failed: " | |
1234 | "(len(%02"PRIx64") != 0x80)\n", | |
1235 | cmd_len); | |
f6ad2e32 AG |
1236 | goto out; |
1237 | } | |
36ab3c34 | 1238 | debug_print_fis(cmd_fis, 0x80); |
f6ad2e32 AG |
1239 | |
1240 | switch (cmd_fis[0]) { | |
1241 | case SATA_FIS_TYPE_REGISTER_H2D: | |
107f0d46 | 1242 | handle_reg_h2d_fis(s, port, slot, cmd_fis); |
f6ad2e32 AG |
1243 | break; |
1244 | default: | |
1245 | DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x " | |
1246 | "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1], | |
1247 | cmd_fis[2]); | |
f6ad2e32 AG |
1248 | break; |
1249 | } | |
1250 | ||
f6ad2e32 | 1251 | out: |
df32fd1c | 1252 | dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE, |
10ca2943 | 1253 | cmd_len); |
f6ad2e32 AG |
1254 | |
1255 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
1256 | /* async command, complete later */ | |
1257 | s->dev[port].busy_slot = slot; | |
1258 | return -1; | |
1259 | } | |
1260 | ||
1261 | /* done handling the command */ | |
1262 | return 0; | |
1263 | } | |
1264 | ||
1265 | /* DMA dev <-> ram */ | |
44635123 | 1266 | static void ahci_start_transfer(IDEDMA *dma) |
f6ad2e32 AG |
1267 | { |
1268 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1269 | IDEState *s = &ad->port.ifs[0]; | |
1270 | uint32_t size = (uint32_t)(s->data_end - s->data_ptr); | |
1271 | /* write == ram -> device */ | |
d56f4d69 | 1272 | uint16_t opts = le16_to_cpu(ad->cur_cmd->opts); |
f6ad2e32 AG |
1273 | int is_write = opts & AHCI_CMD_WRITE; |
1274 | int is_atapi = opts & AHCI_CMD_ATAPI; | |
1275 | int has_sglist = 0; | |
1276 | ||
1277 | if (is_atapi && !ad->done_atapi_packet) { | |
1278 | /* already prepopulated iobuffer */ | |
4ac557c8 | 1279 | ad->done_atapi_packet = true; |
a395f3fa | 1280 | size = 0; |
f6ad2e32 AG |
1281 | goto out; |
1282 | } | |
1283 | ||
a718978e | 1284 | if (ahci_dma_prepare_buf(dma, size)) { |
f6ad2e32 AG |
1285 | has_sglist = 1; |
1286 | } | |
1287 | ||
1288 | DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n", | |
1289 | is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata", | |
1290 | has_sglist ? "" : "o"); | |
1291 | ||
da221327 PB |
1292 | if (has_sglist && size) { |
1293 | if (is_write) { | |
1294 | dma_buf_write(s->data_ptr, size, &s->sg); | |
1295 | } else { | |
1296 | dma_buf_read(s->data_ptr, size, &s->sg); | |
1297 | } | |
f6ad2e32 AG |
1298 | } |
1299 | ||
f6ad2e32 AG |
1300 | out: |
1301 | /* declare that we processed everything */ | |
1302 | s->data_ptr = s->data_end; | |
1303 | ||
659142ec | 1304 | /* Update number of transferred bytes, destroy sglist */ |
aaeda4a3 | 1305 | dma_buf_commit(s, size); |
f6ad2e32 AG |
1306 | |
1307 | s->end_transfer_func(s); | |
08841520 PB |
1308 | |
1309 | if (!(s->status & DRQ_STAT)) { | |
1310 | /* done with PIO send/receive */ | |
1311 | ahci_write_fis_pio(ad, le32_to_cpu(ad->cur_cmd->status)); | |
1312 | } | |
f6ad2e32 AG |
1313 | } |
1314 | ||
1315 | static void ahci_start_dma(IDEDMA *dma, IDEState *s, | |
097310b5 | 1316 | BlockCompletionFunc *dma_cb) |
f6ad2e32 AG |
1317 | { |
1318 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
f6ad2e32 | 1319 | DPRINTF(ad->port_no, "\n"); |
61f52e06 | 1320 | s->io_buffer_offset = 0; |
f6ad2e32 AG |
1321 | dma_cb(s, 0); |
1322 | } | |
1323 | ||
e8ef8743 PB |
1324 | static void ahci_restart_dma(IDEDMA *dma) |
1325 | { | |
1326 | /* Nothing to do, ahci_start_dma already resets s->io_buffer_offset. */ | |
1327 | } | |
1328 | ||
7c03a691 JS |
1329 | /** |
1330 | * IDE/PIO restarts are handled by the core layer, but NCQ commands | |
1331 | * need an extra kick from the AHCI HBA. | |
1332 | */ | |
1333 | static void ahci_restart(IDEDMA *dma) | |
1334 | { | |
1335 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1336 | int i; | |
1337 | ||
1338 | for (i = 0; i < AHCI_MAX_CMDS; i++) { | |
1339 | NCQTransferState *ncq_tfs = &ad->ncq_tfs[i]; | |
1340 | if (ncq_tfs->halt) { | |
1341 | execute_ncq_command(ncq_tfs); | |
1342 | } | |
1343 | } | |
1344 | } | |
1345 | ||
659142ec | 1346 | /** |
aaeda4a3 JS |
1347 | * Called in DMA and PIO R/W chains to read the PRDT. |
1348 | * Not shared with NCQ pathways. | |
659142ec | 1349 | */ |
a718978e | 1350 | static int32_t ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit) |
f6ad2e32 AG |
1351 | { |
1352 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1353 | IDEState *s = &ad->port.ifs[0]; | |
f6ad2e32 | 1354 | |
c82bd3c8 JS |
1355 | if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, |
1356 | limit, s->io_buffer_offset) == -1) { | |
3251bdcf JS |
1357 | DPRINTF(ad->port_no, "ahci_dma_prepare_buf failed.\n"); |
1358 | return -1; | |
1359 | } | |
da221327 | 1360 | s->io_buffer_size = s->sg.size; |
f6ad2e32 AG |
1361 | |
1362 | DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size); | |
3251bdcf | 1363 | return s->io_buffer_size; |
f6ad2e32 AG |
1364 | } |
1365 | ||
659142ec | 1366 | /** |
aaeda4a3 JS |
1367 | * Updates the command header with a bytes-read value. |
1368 | * Called via dma_buf_commit, for both DMA and PIO paths. | |
1369 | * sglist destruction is handled within dma_buf_commit. | |
659142ec JS |
1370 | */ |
1371 | static void ahci_commit_buf(IDEDMA *dma, uint32_t tx_bytes) | |
1372 | { | |
1373 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
659142ec JS |
1374 | |
1375 | tx_bytes += le32_to_cpu(ad->cur_cmd->status); | |
1376 | ad->cur_cmd->status = cpu_to_le32(tx_bytes); | |
659142ec JS |
1377 | } |
1378 | ||
f6ad2e32 AG |
1379 | static int ahci_dma_rw_buf(IDEDMA *dma, int is_write) |
1380 | { | |
1381 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1382 | IDEState *s = &ad->port.ifs[0]; | |
1383 | uint8_t *p = s->io_buffer + s->io_buffer_index; | |
1384 | int l = s->io_buffer_size - s->io_buffer_index; | |
1385 | ||
c82bd3c8 | 1386 | if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, l, s->io_buffer_offset)) { |
f6ad2e32 AG |
1387 | return 0; |
1388 | } | |
1389 | ||
1390 | if (is_write) { | |
da221327 | 1391 | dma_buf_read(p, l, &s->sg); |
f6ad2e32 | 1392 | } else { |
da221327 | 1393 | dma_buf_write(p, l, &s->sg); |
f6ad2e32 AG |
1394 | } |
1395 | ||
659142ec | 1396 | /* free sglist, update byte count */ |
aaeda4a3 | 1397 | dma_buf_commit(s, l); |
ea8d82a1 | 1398 | |
f6ad2e32 AG |
1399 | s->io_buffer_index += l; |
1400 | ||
1401 | DPRINTF(ad->port_no, "len=%#x\n", l); | |
1402 | ||
1403 | return 1; | |
1404 | } | |
1405 | ||
c7e73adb | 1406 | static void ahci_cmd_done(IDEDMA *dma) |
f6ad2e32 AG |
1407 | { |
1408 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1409 | ||
c7e73adb | 1410 | DPRINTF(ad->port_no, "cmd done\n"); |
f6ad2e32 AG |
1411 | |
1412 | /* update d2h status */ | |
28ee8255 | 1413 | ahci_write_fis_d2h(ad); |
f6ad2e32 | 1414 | |
4d29b50a JK |
1415 | if (!ad->check_bh) { |
1416 | /* maybe we still have something to process, check later */ | |
1417 | ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad); | |
1418 | qemu_bh_schedule(ad->check_bh); | |
1419 | } | |
f6ad2e32 AG |
1420 | } |
1421 | ||
1422 | static void ahci_irq_set(void *opaque, int n, int level) | |
1423 | { | |
1424 | } | |
1425 | ||
f6ad2e32 AG |
1426 | static const IDEDMAOps ahci_dma_ops = { |
1427 | .start_dma = ahci_start_dma, | |
7c03a691 | 1428 | .restart = ahci_restart, |
e8ef8743 | 1429 | .restart_dma = ahci_restart_dma, |
f6ad2e32 AG |
1430 | .start_transfer = ahci_start_transfer, |
1431 | .prepare_buf = ahci_dma_prepare_buf, | |
659142ec | 1432 | .commit_buf = ahci_commit_buf, |
f6ad2e32 | 1433 | .rw_buf = ahci_dma_rw_buf, |
c7e73adb | 1434 | .cmd_done = ahci_cmd_done, |
f6ad2e32 AG |
1435 | }; |
1436 | ||
0487eea4 | 1437 | void ahci_init(AHCIState *s, DeviceState *qdev) |
f6ad2e32 | 1438 | { |
bb639f82 | 1439 | s->container = qdev; |
67e576c2 | 1440 | /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */ |
1437c94b PB |
1441 | memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s, |
1442 | "ahci", AHCI_MEM_BAR_SIZE); | |
1443 | memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s, | |
1444 | "ahci-idp", 32); | |
0487eea4 | 1445 | } |
465f1ab1 | 1446 | |
0487eea4 PC |
1447 | void ahci_realize(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports) |
1448 | { | |
1449 | qemu_irq *irqs; | |
1450 | int i; | |
f6ad2e32 | 1451 | |
0487eea4 PC |
1452 | s->as = as; |
1453 | s->ports = ports; | |
1454 | s->dev = g_new0(AHCIDevice, ports); | |
1455 | ahci_reg_init(s); | |
1456 | irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports); | |
2c4b9d0e | 1457 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
1458 | AHCIDevice *ad = &s->dev[i]; |
1459 | ||
c6baf942 | 1460 | ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1); |
f6ad2e32 AG |
1461 | ide_init2(&ad->port, irqs[i]); |
1462 | ||
1463 | ad->hba = s; | |
1464 | ad->port_no = i; | |
1465 | ad->port.dma = &ad->dma; | |
1466 | ad->port.dma->ops = &ahci_dma_ops; | |
e8ef8743 | 1467 | ide_register_restart_cb(&ad->port); |
f6ad2e32 AG |
1468 | } |
1469 | } | |
1470 | ||
2c4b9d0e AG |
1471 | void ahci_uninit(AHCIState *s) |
1472 | { | |
7267c094 | 1473 | g_free(s->dev); |
2c4b9d0e AG |
1474 | } |
1475 | ||
8ab60a07 | 1476 | void ahci_reset(AHCIState *s) |
f6ad2e32 | 1477 | { |
a26a13da | 1478 | AHCIPortRegs *pr; |
f6ad2e32 AG |
1479 | int i; |
1480 | ||
8ab60a07 | 1481 | s->control_regs.irqstatus = 0; |
13164591 MT |
1482 | /* AHCI Enable (AE) |
1483 | * The implementation of this bit is dependent upon the value of the | |
1484 | * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and | |
1485 | * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be | |
1486 | * read-only and shall have a reset value of '1'. | |
1487 | * | |
1488 | * We set HOST_CAP_AHCI so we must enable AHCI at reset. | |
1489 | */ | |
1490 | s->control_regs.ghc = HOST_CTL_AHCI_EN; | |
760c3e44 | 1491 | |
8ab60a07 JK |
1492 | for (i = 0; i < s->ports; i++) { |
1493 | pr = &s->dev[i].port_regs; | |
a26a13da AM |
1494 | pr->irq_stat = 0; |
1495 | pr->irq_mask = 0; | |
1496 | pr->scr_ctl = 0; | |
2a4f4f34 | 1497 | pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON; |
8ab60a07 | 1498 | ahci_reset_port(s, i); |
f6ad2e32 AG |
1499 | } |
1500 | } | |
d9fa31a3 | 1501 | |
684d5013 JS |
1502 | static const VMStateDescription vmstate_ncq_tfs = { |
1503 | .name = "ncq state", | |
1504 | .version_id = 1, | |
1505 | .fields = (VMStateField[]) { | |
1506 | VMSTATE_UINT32(sector_count, NCQTransferState), | |
1507 | VMSTATE_UINT64(lba, NCQTransferState), | |
1508 | VMSTATE_UINT8(tag, NCQTransferState), | |
1509 | VMSTATE_UINT8(cmd, NCQTransferState), | |
1510 | VMSTATE_UINT8(slot, NCQTransferState), | |
1511 | VMSTATE_BOOL(used, NCQTransferState), | |
1512 | VMSTATE_BOOL(halt, NCQTransferState), | |
1513 | VMSTATE_END_OF_LIST() | |
1514 | }, | |
1515 | }; | |
1516 | ||
a2623021 JB |
1517 | static const VMStateDescription vmstate_ahci_device = { |
1518 | .name = "ahci port", | |
1519 | .version_id = 1, | |
d49805ae | 1520 | .fields = (VMStateField[]) { |
a2623021 | 1521 | VMSTATE_IDE_BUS(port, AHCIDevice), |
bd664910 | 1522 | VMSTATE_IDE_DRIVE(port.ifs[0], AHCIDevice), |
a2623021 JB |
1523 | VMSTATE_UINT32(port_state, AHCIDevice), |
1524 | VMSTATE_UINT32(finished, AHCIDevice), | |
1525 | VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice), | |
1526 | VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice), | |
1527 | VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice), | |
1528 | VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice), | |
1529 | VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice), | |
1530 | VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice), | |
1531 | VMSTATE_UINT32(port_regs.cmd, AHCIDevice), | |
1532 | VMSTATE_UINT32(port_regs.tfdata, AHCIDevice), | |
1533 | VMSTATE_UINT32(port_regs.sig, AHCIDevice), | |
1534 | VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice), | |
1535 | VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice), | |
1536 | VMSTATE_UINT32(port_regs.scr_err, AHCIDevice), | |
1537 | VMSTATE_UINT32(port_regs.scr_act, AHCIDevice), | |
1538 | VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice), | |
1539 | VMSTATE_BOOL(done_atapi_packet, AHCIDevice), | |
1540 | VMSTATE_INT32(busy_slot, AHCIDevice), | |
1541 | VMSTATE_BOOL(init_d2h_sent, AHCIDevice), | |
684d5013 JS |
1542 | VMSTATE_STRUCT_ARRAY(ncq_tfs, AHCIDevice, AHCI_MAX_CMDS, |
1543 | 1, vmstate_ncq_tfs, NCQTransferState), | |
a2623021 JB |
1544 | VMSTATE_END_OF_LIST() |
1545 | }, | |
1546 | }; | |
1547 | ||
1548 | static int ahci_state_post_load(void *opaque, int version_id) | |
1549 | { | |
684d5013 | 1550 | int i, j; |
a2623021 | 1551 | struct AHCIDevice *ad; |
684d5013 | 1552 | NCQTransferState *ncq_tfs; |
a2623021 JB |
1553 | AHCIState *s = opaque; |
1554 | ||
1555 | for (i = 0; i < s->ports; i++) { | |
1556 | ad = &s->dev[i]; | |
a2623021 | 1557 | |
cd6cb73b JS |
1558 | /* Only remap the CLB address if appropriate, disallowing a state |
1559 | * transition from 'on' to 'off' it should be consistent here. */ | |
1560 | if (ahci_cond_start_engines(ad, false) != 0) { | |
1561 | return -1; | |
1562 | } | |
1563 | ||
684d5013 JS |
1564 | for (j = 0; j < AHCI_MAX_CMDS; j++) { |
1565 | ncq_tfs = &ad->ncq_tfs[j]; | |
1566 | ncq_tfs->drive = ad; | |
1567 | ||
1568 | if (ncq_tfs->used != ncq_tfs->halt) { | |
1569 | return -1; | |
1570 | } | |
1571 | if (!ncq_tfs->halt) { | |
1572 | continue; | |
1573 | } | |
1574 | if (!is_ncq(ncq_tfs->cmd)) { | |
1575 | return -1; | |
1576 | } | |
1577 | if (ncq_tfs->slot != ncq_tfs->tag) { | |
1578 | return -1; | |
1579 | } | |
1580 | /* If ncq_tfs->halt is justly set, the engine should be engaged, | |
1581 | * and the command list buffer should be mapped. */ | |
1582 | ncq_tfs->cmdh = get_cmd_header(s, i, ncq_tfs->slot); | |
1583 | if (!ncq_tfs->cmdh) { | |
1584 | return -1; | |
1585 | } | |
1586 | ahci_populate_sglist(ncq_tfs->drive, &ncq_tfs->sglist, | |
1587 | ncq_tfs->cmdh, ncq_tfs->sector_count * 512, | |
1588 | 0); | |
1589 | if (ncq_tfs->sector_count != ncq_tfs->sglist.size >> 9) { | |
1590 | return -1; | |
1591 | } | |
1592 | } | |
1593 | ||
1594 | ||
a2623021 | 1595 | /* |
e8ef8743 PB |
1596 | * If an error is present, ad->busy_slot will be valid and not -1. |
1597 | * In this case, an operation is waiting to resume and will re-check | |
1598 | * for additional AHCI commands to execute upon completion. | |
1599 | * | |
1600 | * In the case where no error was present, busy_slot will be -1, | |
1601 | * and we should check to see if there are additional commands waiting. | |
a2623021 | 1602 | */ |
e8ef8743 PB |
1603 | if (ad->busy_slot == -1) { |
1604 | check_cmd(s, i); | |
c27c73aa JS |
1605 | } else { |
1606 | /* We are in the middle of a command, and may need to access | |
1607 | * the command header in guest memory again. */ | |
1608 | if (ad->busy_slot < 0 || ad->busy_slot >= AHCI_MAX_CMDS) { | |
1609 | return -1; | |
1610 | } | |
ee364416 | 1611 | ad->cur_cmd = get_cmd_header(s, i, ad->busy_slot); |
a2623021 | 1612 | } |
a2623021 JB |
1613 | } |
1614 | ||
1615 | return 0; | |
1616 | } | |
1617 | ||
1618 | const VMStateDescription vmstate_ahci = { | |
1619 | .name = "ahci", | |
1620 | .version_id = 1, | |
1621 | .post_load = ahci_state_post_load, | |
d49805ae | 1622 | .fields = (VMStateField[]) { |
a2623021 JB |
1623 | VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports, |
1624 | vmstate_ahci_device, AHCIDevice), | |
1625 | VMSTATE_UINT32(control_regs.cap, AHCIState), | |
1626 | VMSTATE_UINT32(control_regs.ghc, AHCIState), | |
1627 | VMSTATE_UINT32(control_regs.irqstatus, AHCIState), | |
1628 | VMSTATE_UINT32(control_regs.impl, AHCIState), | |
1629 | VMSTATE_UINT32(control_regs.version, AHCIState), | |
1630 | VMSTATE_UINT32(idp_index, AHCIState), | |
ae2158ad | 1631 | VMSTATE_INT32_EQUAL(ports, AHCIState), |
a2623021 JB |
1632 | VMSTATE_END_OF_LIST() |
1633 | }, | |
1634 | }; | |
1635 | ||
d9fa31a3 RH |
1636 | static const VMStateDescription vmstate_sysbus_ahci = { |
1637 | .name = "sysbus-ahci", | |
d49805ae | 1638 | .fields = (VMStateField[]) { |
bd164307 | 1639 | VMSTATE_AHCI(ahci, SysbusAHCIState), |
a2623021 JB |
1640 | VMSTATE_END_OF_LIST() |
1641 | }, | |
d9fa31a3 RH |
1642 | }; |
1643 | ||
8ab60a07 JK |
1644 | static void sysbus_ahci_reset(DeviceState *dev) |
1645 | { | |
b3b162c3 | 1646 | SysbusAHCIState *s = SYSBUS_AHCI(dev); |
8ab60a07 JK |
1647 | |
1648 | ahci_reset(&s->ahci); | |
1649 | } | |
1650 | ||
0487eea4 | 1651 | static void sysbus_ahci_init(Object *obj) |
d9fa31a3 | 1652 | { |
0487eea4 PC |
1653 | SysbusAHCIState *s = SYSBUS_AHCI(obj); |
1654 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | |
d9fa31a3 | 1655 | |
0487eea4 | 1656 | ahci_init(&s->ahci, DEVICE(obj)); |
7acb423f HT |
1657 | |
1658 | sysbus_init_mmio(sbd, &s->ahci.mem); | |
1659 | sysbus_init_irq(sbd, &s->ahci.irq); | |
d9fa31a3 RH |
1660 | } |
1661 | ||
0487eea4 PC |
1662 | static void sysbus_ahci_realize(DeviceState *dev, Error **errp) |
1663 | { | |
1664 | SysbusAHCIState *s = SYSBUS_AHCI(dev); | |
1665 | ||
1666 | ahci_realize(&s->ahci, dev, &address_space_memory, s->num_ports); | |
1667 | } | |
1668 | ||
39bffca2 AL |
1669 | static Property sysbus_ahci_properties[] = { |
1670 | DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1), | |
1671 | DEFINE_PROP_END_OF_LIST(), | |
1672 | }; | |
1673 | ||
999e12bb AL |
1674 | static void sysbus_ahci_class_init(ObjectClass *klass, void *data) |
1675 | { | |
39bffca2 | 1676 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1677 | |
7acb423f | 1678 | dc->realize = sysbus_ahci_realize; |
39bffca2 AL |
1679 | dc->vmsd = &vmstate_sysbus_ahci; |
1680 | dc->props = sysbus_ahci_properties; | |
8ab60a07 | 1681 | dc->reset = sysbus_ahci_reset; |
125ee0ed | 1682 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
999e12bb AL |
1683 | } |
1684 | ||
8c43a6f0 | 1685 | static const TypeInfo sysbus_ahci_info = { |
b3b162c3 | 1686 | .name = TYPE_SYSBUS_AHCI, |
39bffca2 AL |
1687 | .parent = TYPE_SYS_BUS_DEVICE, |
1688 | .instance_size = sizeof(SysbusAHCIState), | |
0487eea4 | 1689 | .instance_init = sysbus_ahci_init, |
39bffca2 | 1690 | .class_init = sysbus_ahci_class_init, |
d9fa31a3 RH |
1691 | }; |
1692 | ||
377e2145 PC |
1693 | #define ALLWINNER_AHCI_BISTAFR ((0xa0 - ALLWINNER_AHCI_MMIO_OFF) / 4) |
1694 | #define ALLWINNER_AHCI_BISTCR ((0xa4 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1695 | #define ALLWINNER_AHCI_BISTFCTR ((0xa8 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1696 | #define ALLWINNER_AHCI_BISTSR ((0xac - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1697 | #define ALLWINNER_AHCI_BISTDECR ((0xb0 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1698 | #define ALLWINNER_AHCI_DIAGNR0 ((0xb4 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1699 | #define ALLWINNER_AHCI_DIAGNR1 ((0xb8 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1700 | #define ALLWINNER_AHCI_OOBR ((0xbc - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1701 | #define ALLWINNER_AHCI_PHYCS0R ((0xc0 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1702 | #define ALLWINNER_AHCI_PHYCS1R ((0xc4 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1703 | #define ALLWINNER_AHCI_PHYCS2R ((0xc8 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1704 | #define ALLWINNER_AHCI_TIMER1MS ((0xe0 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1705 | #define ALLWINNER_AHCI_GPARAM1R ((0xe8 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1706 | #define ALLWINNER_AHCI_GPARAM2R ((0xec - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1707 | #define ALLWINNER_AHCI_PPARAMR ((0xf0 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1708 | #define ALLWINNER_AHCI_TESTR ((0xf4 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1709 | #define ALLWINNER_AHCI_VERSIONR ((0xf8 - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1710 | #define ALLWINNER_AHCI_IDR ((0xfc - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1711 | #define ALLWINNER_AHCI_RWCR ((0xfc - ALLWINNER_AHCI_MMIO_OFF) / 4) | |
1712 | ||
1713 | static uint64_t allwinner_ahci_mem_read(void *opaque, hwaddr addr, | |
1714 | unsigned size) | |
1715 | { | |
1716 | AllwinnerAHCIState *a = opaque; | |
1717 | uint64_t val = a->regs[addr/4]; | |
1718 | ||
1719 | switch (addr / 4) { | |
1720 | case ALLWINNER_AHCI_PHYCS0R: | |
1721 | val |= 0x2 << 28; | |
1722 | break; | |
1723 | case ALLWINNER_AHCI_PHYCS2R: | |
1724 | val &= ~(0x1 << 24); | |
1725 | break; | |
1726 | } | |
1727 | DPRINTF(-1, "addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 ", size=%d\n", | |
1728 | addr, val, size); | |
1729 | return val; | |
1730 | } | |
1731 | ||
1732 | static void allwinner_ahci_mem_write(void *opaque, hwaddr addr, | |
1733 | uint64_t val, unsigned size) | |
1734 | { | |
1735 | AllwinnerAHCIState *a = opaque; | |
1736 | ||
1737 | DPRINTF(-1, "addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 ", size=%d\n", | |
1738 | addr, val, size); | |
1739 | a->regs[addr/4] = val; | |
1740 | } | |
1741 | ||
1742 | static const MemoryRegionOps allwinner_ahci_mem_ops = { | |
1743 | .read = allwinner_ahci_mem_read, | |
1744 | .write = allwinner_ahci_mem_write, | |
1745 | .valid.min_access_size = 4, | |
1746 | .valid.max_access_size = 4, | |
1747 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1748 | }; | |
1749 | ||
1750 | static void allwinner_ahci_init(Object *obj) | |
1751 | { | |
1752 | SysbusAHCIState *s = SYSBUS_AHCI(obj); | |
1753 | AllwinnerAHCIState *a = ALLWINNER_AHCI(obj); | |
1754 | ||
1755 | memory_region_init_io(&a->mmio, OBJECT(obj), &allwinner_ahci_mem_ops, a, | |
1756 | "allwinner-ahci", ALLWINNER_AHCI_MMIO_SIZE); | |
1757 | memory_region_add_subregion(&s->ahci.mem, ALLWINNER_AHCI_MMIO_OFF, | |
1758 | &a->mmio); | |
1759 | } | |
1760 | ||
1761 | static const VMStateDescription vmstate_allwinner_ahci = { | |
1762 | .name = "allwinner-ahci", | |
1763 | .version_id = 1, | |
1764 | .minimum_version_id = 1, | |
1765 | .fields = (VMStateField[]) { | |
1766 | VMSTATE_UINT32_ARRAY(regs, AllwinnerAHCIState, | |
1767 | ALLWINNER_AHCI_MMIO_SIZE/4), | |
1768 | VMSTATE_END_OF_LIST() | |
1769 | } | |
1770 | }; | |
1771 | ||
1772 | static void allwinner_ahci_class_init(ObjectClass *klass, void *data) | |
1773 | { | |
1774 | DeviceClass *dc = DEVICE_CLASS(klass); | |
1775 | ||
1776 | dc->vmsd = &vmstate_allwinner_ahci; | |
1777 | } | |
1778 | ||
1779 | static const TypeInfo allwinner_ahci_info = { | |
1780 | .name = TYPE_ALLWINNER_AHCI, | |
1781 | .parent = TYPE_SYSBUS_AHCI, | |
1782 | .instance_size = sizeof(AllwinnerAHCIState), | |
1783 | .instance_init = allwinner_ahci_init, | |
1784 | .class_init = allwinner_ahci_class_init, | |
1785 | }; | |
1786 | ||
83f7d43a | 1787 | static void sysbus_ahci_register_types(void) |
d9fa31a3 | 1788 | { |
39bffca2 | 1789 | type_register_static(&sysbus_ahci_info); |
377e2145 | 1790 | type_register_static(&allwinner_ahci_info); |
d9fa31a3 RH |
1791 | } |
1792 | ||
83f7d43a | 1793 | type_init(sysbus_ahci_register_types) |
d93162e1 JS |
1794 | |
1795 | void ahci_ide_create_devs(PCIDevice *dev, DriveInfo **hd) | |
1796 | { | |
1797 | AHCIPCIState *d = ICH_AHCI(dev); | |
1798 | AHCIState *ahci = &d->ahci; | |
1799 | int i; | |
1800 | ||
1801 | for (i = 0; i < ahci->ports; i++) { | |
1802 | if (hd[i] == NULL) { | |
1803 | continue; | |
1804 | } | |
1805 | ide_create_drive(&ahci->dev[i].port, 0, hd[i]); | |
1806 | } | |
1807 | ||
1808 | } |